
PRELIMINARY
XRT79L71
276
REV. P2.0.0
1-CHANNEL DS3/E3 CLEAR-CHANNEL FRAMERLIU COMBO - CC/HDLC ARCHITECTURE
Configuring the XRT79L71 to operate in Mode 2 (Serial/Local-Timing/Frame-Slave Mode)
The user can configure the XRT79L71 to operate in Mode 2 by executing the following steps.
STEP 1 - Design your board such that the System-Side Terminal Equipment circuitry interfaces to the
Transmit Payload Data Input Interface in the manner as depicted above inFigure 127. STEP 2 - Configure the XRT79L71 to operate in the Serial Mode
This can be accomplished by setting the NibIntf input pin to a logic "Low".
STEP 3 - Configure the XRT79L71 to operate in the Local-Timing/Frame Slave Mode
This can be accomplished by setting Bits 1 and 0 (TimRefSel[1:0]) within the Framer Operating Mode Register
to [0, 1] as depicted below.
5.2.1.3
Mode 3 - Serial/Local-Timing/Frame Master Mode Operation of the Transmit Payload Data
Input Interface Block
FIGURE 127. AN ILLUSTRATION OF THE BEHAVIOR OF THE SYSTEM-SIDE TERMINAL EQUIPMENT SIGNALS FOR MODE
2 (SERIAL/LOCAL-TIMING/FRAME SLAVE) MODE OPERATION
Framer Operating Mode Register (Address = 0x1100)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
Local Loop
Back
IsDS3
Internal LOS
Enable
RESET
Direct
Mapped
ATM
Frame For-
mat
TimRefSel[1:0]
R/W
0
1
0
1
0
1
System-Side Terminal Equipment Signals
E3_Clock_In
E3_Data_Out
Tx_Start_of_Frame
E3_Overhead_Ind
XRT79L71 Transmit Payload Data Input Interface Signals
TxInClk
TxSer
TxFrameRef
TxOH_Ind
Payload[1522]
Payload[1523]
FAS, Bit 1
FAS, Bit 2
Payload[1522]
Payload[1523]
FAS, Bit 1
FAS, Bit 2
Note: The FAS bits will not be processed by the
Transmit Payload Data Input Interface.
E3 Frame Number N
E3 Frame Number N + 1
Note: TxFrameRef is pulsed high to denote
E3 Frame Boundary.
Note: TxOH_Ind pulses high for
12-bit periods in order to
denote Overhead Data
(e.g., the FAS, A and N bits).