參數(shù)資料
型號: CD1284
廠商: Intel Corp.
英文描述: IEEE 1284-Compatible Parallel Interface Controller with Two High-Speed Asynchronous Serial Ports
中文描述: 符合IEEE 1284兼容并行接口控制器兩個高速異步串行端口
文件頁數(shù): 34/176頁
文件大?。?/td> 2255K
代理商: CD1284
CD1284
IEEE 1284-Compatible Parallel Interface Controller
34
Datasheet
5.2.2
Write Cycles
Write cycle timing and strobe activity is nearly identical to read cycles except that the R/W* signal
must be held low. Write data, strobes, and address inputs must meet setup and hold times as
specified in
Chapter 8.0
. DTACK* indicates that the cycle is complete and the CD1284 has
accepted the data. Removing both CS* and DS* terminates the cycle.
5.2.3
Service-Acknowledge Cycles
Service-acknowledge cycles are a special-case read cycle. Timing is basically the same as a normal
read cycle, but one of the SVCACK* inputs is activated instead of the CS* input (a slightly longer
setup time is required on the SVCACK* input than on the CS* input). The data that the CD1284
provides during the read cycle is the contents of the Interrupt Vector register associated with the
type of request being acknowledged (RIVR for receive, TIVR for transmit, MIVR for modem, and
PIVR for parallel port) of the channel requesting service (see
Section 5.3.1
for more information).
As with read and write cycles, DTACK* indicates the end of the cycle. When the CPU removes
DS* and SVCACK* the cycle terminates.
When the CPU has completed the service routine and writes to the EOSRR, a subsequent I/O cycle,
if started immediately, is delayed by approximately 1
μ
s. This is due to the time required by the
internal processor to complete activities associated with the switch out of the service-acknowledge
context. These activities involve FIFO pointer updates and restoration of the environment prior to
the service-request/service-acknowledge procedure. These must be completed before any internal
registers are modified by the CPU.
If the situation occurs that the CPU attempts an access before the internal procedures are complete,
the CD1284 holds off the cycle until it is ready. This does not cause a problem in system designs
that monitor DTACK*; the cycle is extended until DTACK* becomes active and the delay is
automatically met. If a system design does not monitor DTACK*, a mechanism must be provided
to introduce the required delay.
Warning:
Failure to observe the delay requirement can cause a device malfunction.
5.2.4
DMA Cycles
The CD1284 provides a bidirectional 16-bit DMA interface to the parallel port. This is the only
direct data interface to the port; other 8-bit register accesses use of the normal CPU interface, as
described above.
The handshake between the CD1284 and the DMA circuitry uses two signals: the DMAREQ*
(DMA Request) and the DMAACK* (DMA Acknowledge). The address bus is ignored during
DMA transfers. When internal conditions warrant a DMA transfer (as when the FIFO falls below
the programmed threshold in the forward direction or rises above the threshold in the reverse
direction) and DMA transfers are enabled by the PFCR, the device requests a DMA service by
driving the DMAREQ* signal low. DMAREQ* remains active until the FIFO has less than two
empty locations remaining (forward direction) or until the FIFO has less than 2 bytes remaining
(reverse direction).
In the forward direction, the DMA controller logic responds by placing data on the 16-bit data bus
and driving DMAACK* low. This cycle is repeated until the FIFO has less than two empty
locations remaining or there is no more data to send. In the reverse direction, the CD1284 responds
to the active DMAACK* signal by driving the contents of the DMABUF register onto the data bus.
相關PDF資料
PDF描述
CD13002 NPN SILICON PLANAR EPITAXIAL, HIGH VOLTAGE FAST SWITCHING POWER TRANSISTOR
CD14538 CMOS DUAL PRECISION MONOSTABLE MULTIVIBRATOR
CD14538BMS CMOS Dual Precision Monostable Multivibrator
CD15B-15MB CD105B
CD105B CD105B
相關代理商/技術參數(shù)
參數(shù)描述
CD-12AFFM-QL8D01 功能描述:MIDDLE 制造商:amphenol ltw 系列:* 零件狀態(tài):在售 標準包裝:10
CD-12AFFM-QR8D01 功能描述:MIDDLE 制造商:amphenol ltw 系列:* 零件狀態(tài):在售 標準包裝:10
CD-12AMMM-QL8D01 功能描述:MIDDLE 制造商:amphenol ltw 系列:* 零件狀態(tài):在售 標準包裝:10
CD-12BFFA-LL7001 功能描述:MIDDLE 制造商:amphenol ltw 系列:* 零件狀態(tài):在售 標準包裝:10
CD-12BFFA-QL8SP0 功能描述:CONN PLUG FMALE 12POS CRIMP 制造商:amphenol ltw 系列:X-Lok 包裝:散裝 零件狀態(tài):在售 連接器類型:插頭,母型插口 針腳數(shù):12(數(shù)據(jù)) 外殼尺寸 - 插件:C 外殼尺寸,MIL:- 安裝類型:自由懸掛 端接:壓接 緊固類型:推挽式 朝向:帶標記 侵入防護:IP68 - 防塵,防水 外殼材料,鍍層:聚酰胺(PA),尼龍,玻璃纖維增強型 觸頭鍍層:金 特性:后殼,應力消除 電壓 - 額定:- 額定電流:5A 觸頭鍍層厚度:- 工作溫度:-20°C ~ 80°C 標準包裝:1