參數(shù)資料
型號(hào): HMS30C7202N
廠(chǎng)商: Electronic Theatre Controls, Inc.
英文描述: Highly-intergrated MPU
中文描述: 高intergrated微處理器
文件頁(yè)數(shù): 38/179頁(yè)
文件大?。?/td> 2127K
代理商: HMS30C7202N
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)當(dāng)前第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)
HMS30C7202N
2004 MagnaChip Semiconductor Ltd. All Rights Reserved. Version 1.1
- 33 -
0x22 62.6688 MHz 0x2c 81.1008 MHz
0x23 64.5120 MHz 0x2D 82.9440 MHz
0x24 66.3552 MHz Other values Reserved
IF BIT 6 is `0'
When the CPU writes to bits 5:0 of this register, these bits are stored in a temporary buffer, which is not
transferred to the PLL until the next time the PLL lock signal becomes inactive. This means that for a new
value to take effect, it is necessary for the device to enter DEEP SLEEP mode first.
IF BIT 6 is `1'
The first effect that writing a new value to bits [5:0] will have is that PLL3 will go out of lock, and the Clock
control circuit will immediately inhibit FCLK and BCLK, without first verifying that SDRAM operations have
completed.
5.3.5
PMU Debounce Counter Test Register (PMUDBCT)
0x80001030
Function
Read
Reserved
Reset: Normal operation
Set: Forces FCLK and BLCK to be active in all PMU states (test purposes only)
Reserved
Selected debounce counter bits
Bits
Type
Write
31:9
8
-
W
7:6
5
4
-
R
R/W
Reserved
Reset: normal operation
Set: disables Bus Request from the PMU to
allow CPU to read state machine for test
purposes during PMU IDLE state.
Reset: nTEST takes value from input pin
Set: forces local test mode
Select Debounce counter for
Value Function
0x0 nPMWAKEUP
0x1 RING event
0x3 Power Adapter event
0x4 Warm Reset
3
R/W
2:0
R/W
Prescaler bits
In order that the debounce counters (which would normally be clocked at 4 kHz) may be independently
exercised and observed, the counters may be triggered and observed using the above registers.
These
registers are for testing only and are not required in normal use.
5.3.6
PMU PLL Test Register (PMUPLLTR)
0x80001038
31
21
20
Select
LCLK,
CCLK
12
PWRDN3
4
19
18
Select PLL Test
01(PLL1), 10(PLL2),
11(PLL3)
10
17
16
Reserved
Select
BCLK
PLL TEST
MUX
15
PMUTEST
7
14
PWRDN1
6
13
PWRDN2
5
PLL3 Frequency
11
PLL1 Frequency
3
9
8
2
1
0
Bits
31:21
20
19
Type
-
Function
Reserved
相關(guān)PDF資料
PDF描述
HMS81C2012A CMOS Single-Chip 8-Bit Microcontroller with A/D Converter & VFD Driver
HMS81C2012AK CMOS Single-Chip 8-Bit Microcontroller with A/D Converter & VFD Driver
HMS81C2012ALQ CMOS Single-Chip 8-Bit Microcontroller with A/D Converter & VFD Driver
HMS81C2012AQ INDUCTOR*100UH*0.73AMP*0.672OHM*15%*SURFACE MOUNT
HMS81C2020A INDCTR, PWR, SMT 1.5UH, 15%, 6.9 A
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HMS30C7210 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:ARM Based 32-Bit Microprocessor
HMS3224M3 制造商:HANBIT 制造商全稱(chēng):Hanbit Electronics Co.,Ltd 功能描述:SRAM MODULE 768KBit (32K x 24-Bit)
HMS3224M3-10 制造商:HANBIT 制造商全稱(chēng):Hanbit Electronics Co.,Ltd 功能描述:SRAM MODULE 768KBit (32K x 24-Bit)
HMS3224M3-12 制造商:HANBIT 制造商全稱(chēng):Hanbit Electronics Co.,Ltd 功能描述:SRAM MODULE 768KBit (32K x 24-Bit)
HMS3224M3-15 制造商:HANBIT 制造商全稱(chēng):Hanbit Electronics Co.,Ltd 功能描述:SRAM MODULE 768KBit (32K x 24-Bit)