
Advance Information
MT9072
203
3
RFAILM
(0)
Remote CRC-4 Multiframe Generator/Detector Failure Mask.
This is the mask bit for the
RFAILI interrupt status bit in the Sync (Sync, CRC-4 Remote, Alarms, MAS and Phase)
Interrupt Status Register (address Y34). If this mask bit is one, the corresponding interrupt bit
will remain inactive. If this mask bit is zero, the corresponding interrupt bit will function
normally.
2
CSYNCM
(0)
Receive CRC-4 Synchronization Mask.
This is the mask bit for the CSYNCI interrupt status
bit in the Sync (Sync, CRC-4 Remote, Alarms, MAS and Phase) Interrupt Status Register
(address Y34). If this mask bit is one, the corresponding interrupt bit will remain inactive. If this
mask bit is zero, the corresponding interrupt bit will function normally.
1
MSYNCM
(0)
Receive Multiframe Alignment Mask.
This is the mask bit for the MSYNCI interrupt status
bit in the Sync (Sync, CRC-4 Remote, Alarms, MAS and Phase) Interrupt Status Register
(address Y34). If this mask bit is one, the corresponding interrupt bit will remain inactive. If this
mask bit is zero, the corresponding interrupt bit will function normally.
0
BSYNCM
(0)
Receive Basic Frame Alignment Mask.
This is the mask bit for the BSYNCI interrupt status
bit in the Sync (Sync, CRC-4 Remote, Alarms, MAS and Phase) Interrupt Status Register
(address Y34). If this mask bit is one, the corresponding interrupt bit will remain inactive. If this
mask bit is zero, the corresponding interrupt bit will function normally.
Bit
Name
Functional Description
15
#
not used.
14
SLOM
(0)
Loss of Sync Counter Overflow Mask.
This is the mask bit for the SLOI interrupt status bit
in the Counter (Counter Indication and Counter Overflow) Interrupt Status Register (address
Y35). If this mask bit is one, the corresponding interrupt bit will remain inactive. If this mask bit
is zero, the corresponding interrupt bit will function normally.
13
FEOM
(0)
Frame Alignment Signal (FAS) Error Counter Overflow Mask.
This is the mask bit for the
FEOI interrupt status bit in the Counter (Counter Indication and Counter Overflow) Interrupt
Status Register (address Y35). If this mask bit is one, the corresponding interrupt bit will
remain inactive. If this mask bit is zero, the corresponding interrupt bit will function normally.
12
FEIM
(0)
Frame Alignment Signal (FAS) Error Counter Indication Mask.
This is the mask bit for the
FEII interrupt status bit in the Counter (Counter Indication and Counter Overflow) Interrupt
Status Register (address Y35). If this mask bit is one, the corresponding interrupt bit will
remain inactive. If this mask bit is zero, the corresponding interrupt bit will function normally.
11
BEOM
(0)
Frame Alignment Signal (FAS) Bit Error Counter Overflow Mask.
This is the mask bit for
the BEOI interrupt status bit in the Counter (Counter Indication and Counter Overflow)
Interrupt Status Register (address Y35). If this mask bit is one, the corresponding interrupt bit
will remain inactive. If this mask bit is zero, the corresponding interrupt bit will function
normally.
10
BEIM
(0)
Frame Alignment Signal (FAS) Bit Error Counter Indication Mask.
This is the mask bit for
the BEII interrupt status bit in the Counter (Counter Indication and Counter Overflow) Interrupt
Status Register (address Y35). If this mask bit is one, the corresponding interrupt bit will
remain inactive. If this mask bit is zero, the corresponding interrupt bit will function normally.
Table 187 - Counter (Counter Indication and Counter Overflow) Interrupt Mask Register (Address
Y45) (E1)
Bit
Name
Functional Description
Table 186 - Sync (Sync, CRC-4 Remote, Alarms, MAS and Phase) Interrupt Mask Register (Address
Y44) (E1)