
MT9072
Advance Information
192
0
PEIL
PRBS Error Counter Indication Latch.
When the PRBS Error Counter (PEC7-PEC0 register
address Y15 upper byte) is incremented by one, this status bit is latched to one. This bit is cleared
when either this register, or the interrupt status register (register address Y35) is read.
Bit
Name
Functional Description
15
#
not used.
14
Sa5VL
Sa5 Bit Value Latch.
This is the latched value of the Sa5 National bit when the Sa6N8L bit
toggles to one. The Sa5VL bit is cleared when either this register, or the corresponding
interrupt status register (register address Y36) is read.
13
12
11
10
Sa6V3L
Sa6V2L
Sa6V1L
Sa6V0L
Sa6 Nibble (bit 3 to 0) Value Latch.
This is the latched value of the Sa6 National bits nibble
(bits 3 to 0) when the Sa6N8L bit toggles to one. These bits are cleared when either this
register, or the corresponding interrupt status register (register address Y36) is read.
9
Sa6N8L
Sa6 Nibble Eight Consecutive Times Status Latch.
When eight consecutive identical
receive Sa6 National bit nibble patterns are received (per sub-multiframe), this status bit is
latched to one. This bit is set on a CRC-4 sub-multiframe basis. This bit is cleared when either
this register, or the corresponding interrupt status register (register address Y36) is read.
8
Sa6NL
Sa6 Nibble Change Status Latch.
When a received Sa6 National bit nibble (per sub-
multiframe) changes value, this status bit is latched to one. This bit is set on a CRC-4 sub-
multiframe basis. This bit is cleared when either this register, or the corresponding interrupt
status register (register address Y36) is read.
7
SaNL
Sa Nibble Change Status Latch.
When any receive National (i.e. Sa5,Sa6,Sa7 or Sa8) bits
nibbles changes value, this status bit is latched to one. This bit is set on a CRC-4 sub-
multiframe basis. This bit is cleared when either this register, or the corresponding interrupt
status register (register address Y36) is read.
6
Sa5TL
Sa5 Bit Change Status Latch.
When a received Sa5 National bit changes value, this status
bit is latched to one. This bit is set on a CRC-4 NFAS frame basis. This bit is cleared when
either this register, or the corresponding interrupt status register (register address Y36) is
read.
5
SaTL
Sa Bit Change Status Latch.
When any receive National (i.e. Sa5,Sa6,Sa7 or Sa8) bit
changes value, this status bit is latched to one. This bit is set on a CRC-4 NFAS frame basis.
This bit is cleared when either this register, or the corresponding interrupt status register
(register address Y36) is read.
4
CASRL
Receive Channel Associated Signaling (CAS) Change Latch.
When any of the receive
CAS (i.e. ABCD) bits in the Receive CAS Data Registers (address Y70-Y8F) change state,
this status bit is latched to one. This bit is set on a basic frame (FPi) basis. This bit is cleared
when either this register, or the corresponding interrupt status register (register address Y34)
is read.
3
CALNL
CRC-4 Alignment 2ms Timer Latch.
When the CALN status bit (register address Y11)
toggles from zero to one, this status bit is latched to one. This bit is set on a 2ms or CRC-4
multiframe frame basis. This bit is cleared when either this register, or the corresponding
interrupt status register (register address Y36) is read.
Table 175 - CAS, National, CRC-4 Local and Timer Latched Status Register (Address Y26) (E1)
Bit
Name
Functional Description
Table 174 - Counter Indication and Counter Overflow Latched Status Register (Address Y25) (E1)