
APPENDIX A LIST OF I/O REGISTERS
AP-A-10
Seiko Epson Corporation
S1C17705 TECHNICAL MANUAL
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
T16 Ch.4
Interrupt
Control Register
(T16_INT4)
0x4288
(16 bits)
D15–9 –
reserved
–
0 when being read.
D8
T16IE
T16 interrupt enable
1 Enable
0 Disable
0
R/W
D7–1 –
reserved
–
0 when being read.
D0
T16IF
T16 interrupt flag
1 Cause of
interrupt
occurred
0 Cause of
interrupt not
occurred
0
R/W Reset by writing 1.
0x4306–0x431c
Interrupt Controller
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
Interrupt Level
Setup Register 0
(ITC_LV0)
0x4306
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV1[2:0]
P1 interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV0[2:0]
P0 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 1
(ITC_LV1)
0x4308
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV3[2:0]
CT interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV2[2:0]
SWT interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 2
(ITC_LV2)
0x430a
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV5[2:0]
SVD interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV4[2:0]
T16A Ch.2 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 3
(ITC_LV3)
0x430c
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV7[2:0]
T16A Ch.0 interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV6[2:0]
LCD/SPI Ch.2 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 4
(ITC_LV4)
0x430e
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV9[2:0]
T16 Ch.1 interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV8[2:0]
T16 Ch.0 & Ch.4 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 5
(ITC_LV5)
0x4310
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV11[2:0]
T16 Ch.3/T16A Ch.3 interrupt
level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV10[2:0]
T16 Ch.2 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 6
(ITC_LV6)
0x4312
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV13[2:0]
UART Ch.1 interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV12[2:0]
UART Ch.0 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 7
(ITC_LV7)
0x4314
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV15[2:0]
I2CM interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV14[2:0]
SPI Ch.0 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 8
(ITC_LV8)
0x4316
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV17[2:0]
T16A Ch.1 interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV16[2:0]
REMC/SPI Ch.1 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register 9
(ITC_LV9)
0x4318
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV19[2:0]
RFC interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV18[2:0]
ADC10 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register
10
(ITC_LV10)
0x431a
(16 bits)
D15–11 –
reserved
–
0 when being read.
D10–8 ILV21[2:0]
P3 interrupt level
0 to 7
0x0 R/W
D7–3 –
reserved
–
0 when being read.
D2–0 ILV20[2:0]
P2 interrupt level
0 to 7
0x0 R/W
Interrupt Level
Setup Register
11
(ITC_LV11)
0x431c
(16 bits)
D15–3 –
reserved
–
0 when being read.
D2–0 ILV22[2:0]
I2CS interrupt level
0 to 7
0x0 R/W
0x4320–0x4326
SPI Ch.0
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
SPI Ch.0
Status Register
(SPI_ST0)
0x4320
(16 bits)
D15–3 –
reserved
–
0 when being read.
D2
SPBSY
Transfer busy flag (master)
1 Busy
0 Idle
0
R
ss signal low flag (slave)
1 ss = L
0 ss = H
D1
SPRBF
Receive data buffer full flag
1 Full
0 Not full
0
R
D0
SPTBE
Transmit data buffer empty flag
1 Empty
0 Not empty
1
R