Advance Information Page 14 of 112 DEC 2009 REVISION 1.02 Name Pin # Type Description P_M66EN A" />
參數(shù)資料
型號(hào): PI7C8154ANAE
廠(chǎng)商: Pericom
文件頁(yè)數(shù): 21/114頁(yè)
文件大?。?/td> 0K
描述: IC PCI-PCI BRIDGE ASYNC 304-PBGA
標(biāo)準(zhǔn)包裝: 27
系列: *
應(yīng)用: *
接口: *
電源電壓: *
封裝/外殼: 304-BBGA
供應(yīng)商設(shè)備封裝: 304-PBGA(31x31)
包裝: 管件
安裝類(lèi)型: 表面貼裝
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)當(dāng)前第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)
PI7C8154A
ASYNCHRONOUS 2-PORT
PCI-to-PCI BRIDGE
Advance Information
Page 14 of 112
DEC 2009 REVISION 1.02
Name
Pin #
Type
Description
P_M66EN
AB10
I
Primary Interface 66MHz Operation.
This input is used to specify if bridge is capable of
running at 66MHz. For 66MHz operation on the
Primary bus, this signal should be pulled “HIGH”.
For 33MHz operation on the Primary bus, this signal
should be pulled “LOW”. In this condition,
S_M66EN will be driven “LOW”, forcing the
secondary bus to run at 33MHz also.
1.2.2
PRIMARY BUS INTERFACE SIGNALS – 64-BIT EXTENSION
Name
Pin #
Type
Description
P_AD[63:32]
AA16, AB16, AA17, AB17,
Y17, AB18, AC18, AA18,
AC19, AA19, AB20, Y19,
AA20, AB21, AC21, AA21,
Y20, AA23, Y21, W20,
Y23, W21, W23, W22, V21,
V23, V22, U23, U20, U22,
T23, T22
TS
Primary Upper 32-bit Address / Data:
Multiplexed address and data bus providing an
additional 32 bits to the primary. When a dual
address command is used and P_REQ64# is
asserted, the initiator drives the upper 32 bits of the
64-bit address. Otherwise, these bits are undefined
and driven to valid logic levels. During the data
phase of a transaction, the initiator drives the upper
32 bits of the 64-bit write data, or the target drives
the upper 32 bits of the 64-bit read data, when
P_REQ64# and P_ACK64# are both asserted.
Otherwise, these bits are pulled up to a valid logic
level through external resistors.
P_CBE[7:4]
AA15, AB15, Y15, AC15
TS
Primary Upper 32-bit Command/Byte Enables:
Multiplexed command field and byte enable field.
During address phase, when the dual address
command is used and P_REQ64# is asserted, the
initiator drives the transaction type on these pins.
Otherwise, these bits are undefined, and the initiator
drives a valid logic level onto the pins. For read and
write transactions, the initiator drives these bits for
the P_AD[63:32] data bits when P_REQ64# and
P_ACK64# are both asserted. When not driven,
these bits are pulled up to a valid logic level through
external resistors.
P_PAR64
T21
TS
Primary Upper 32-bit Parity: P_PAR64 carries
the even parity of P_AD[63:32] and P_CBE[7:4] for
both address and data phases. P_PAR64 is driven
by the initiator and is valid 1 cycle after the first
address phase when a dual address command is used
and P_REQ64# is asserted. P_PAR64 is valid 1
clock cycle after the second address phase of a dual
address transaction when P_REQ64# is asserted.
P_PAR64 is valid 1 cycle after valid data is driven
when both P_REQ64# and P_ACK64# are asserted
for that data phase. P_PAR64 is driven by the
device driving read or write data 1 cycle after the
P_AD lines are driven. P_PAR64 is tri-stated 1
cycle after the P_AD lines are tri-stated. Devices
receive data sample P_PAR64 as an input to check
for possible parity errors during 64-bit transactions.
When not driven, P_PAR64 is pulled up to a valid
logic level through external resistors.
相關(guān)PDF資料
PDF描述
PI7C8154BNAIE IC PCI-PCI BRIDGE ASYNC 304-PBGA
PI7C9X110BNBE IC PCIE TO PCI REV BRG 160LFBGA
PI7C9X130DNDE IC PCIE-PCIX BRIDGE 1PORT 256BGA
PI7C9X20303SLCFDE IC PCIE PACKET SWITCH 128LQFP
PI7C9X20303ULAZPE IC PCIE PACKET SWITCH 132TQFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PI7C8154ANAE-33 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 64B/66MHz 2 Port PCI Bridge RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PI7C8154B 制造商:PERICOM 制造商全稱(chēng):Pericom Semiconductor Corporation 功能描述:2 PORT 64 BIT 66MHZ PCI TO PCI BRIDGE
PI7C8154BNA 制造商:Pericom Semiconductor Corporation 功能描述:
PI7C8154BNAE 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 64B/66MHz 2 Port PCI Bridge RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
PI7C8154BNAE-80 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI 64B/66MHz 2 Port PCI Bridge RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray