參數(shù)資料
型號: MC145574
廠商: Motorola, Inc.
英文描述: ISDN S/T-Interface Transceiver
中文描述: 綜合業(yè)務(wù)數(shù)字網(wǎng)S / T的接口收發(fā)器
文件頁數(shù): 80/164頁
文件大?。?/td> 1072K
代理商: MC145574
MC145574
9–4
MOTOROLA
or software reset sets these bits to all 1s. Note that BR3(7) is the MSB of the received Q channel
nibble, and BR3(4) is the LSB. Refer to Section 12 for a more detailed description of this feature.
Reading BR3 clears the multiframe interrupt.
TE: SC1 FROM S/T LOOP
— BR3(7:4) are used in the multiframing mode of operation. When the
device is configured as a TE and multiframing has been enabled, these bits correspond to the received
subchannel 1 nibble from the NT. These bits are updated once every multiframe. The TE–configured
device can give an interrupt once every multiframe, or every time a new subchannel nibble (SC1)
is received (see BR3(2) and NR4(2)). BR3(7:4) are read only bits. Application of either a hardware
or software reset resets these bits to all 0s. Note that BR3(7) is the MSB of the received SC1 subchannel
nibble and BR3(4) is the LSB. Refer to Section 12 for a more detailed description of this feature.
BR3(3) — NT: Q Bit Quality Indicate
TE: Not Applicable
In the NT mode, this bit corresponds to the Q bit quality indication. When multiframing has been initiated
by the NT, the TE(s) will respond by sending Q data once every five frames. This Q data will be trans-
mitted in the Fa bit position. During the other four frames (i.e., when the TE(s) are not transmitting
Q data), the Fa bit should be a 0. BR3(3) being high indicates that the Fa bits in the frames where
multiframing data was not being transmitted were 0s. This bit is a read only bit and is reset to 0 by
application of either a hardware or software reset.
BR3(2)
NT: Interrupt Every Multiframe
— Programming of BR3(2) dictates whether an interrupt will be given
every multiframe (assuming multiframing has been enabled and IRQ2 enable, NR4(2), has been set),
or only on the receipt of a new Q channel nibble from the TE(s). When BR3(2) is 1, an interrupt is
given every multiframe. When BR3(2) is 0, an interrupt is given only on the receipt of a new Q channel
nibble. Refer to Section 12 for a more detailed description. BR3(2) is a read/write bit and is reset
to 0 by application of either a hardware or software reset.
TE: Interrupt Every Multiframe
— Programming of BR3(2) dictates whether an interrupt will be given
every multiframe (assuming multiframing has been enabled and IRQ2 enable, NR4(2), has been set),
or only on the receipt of a new SC1 subchannel nibble from the NT. When BR3(2) is 1, an interrupt
is given every multiframe. When BR3(2) is 0, an interrupt is given only on the receipt of a new SC1
subchannel nibble. Refer to Section 12 for a more detailed description. BR3(2) is a read/write bit and
is reset to 0 by application of either a hardware or software reset.
(7)
(6)
(5)
(4)
(3)
(2)
(1)
(0)
BR4
FV7
FV6
FV5
FV4
FV3
FV2
FV1
FV0
Recommendation CCITT I.430, ETSI ETS 300012, and ANSI T1.605 specifications state that there
must be two AMI violations in every S/T frame. The F bit is the first violation and the succeeding violation
must occur within 13 or 14 bauds, depending on the configuration of the transceiver as either an NT
or TE. BR4(7:0) is the output of an 8–bit binary counter. This counter counts the number of frames
which do not contain the correct number of AMI violations. Note that in multiframing, it is possible
to have a frame which does not contain the correct number of violations (Fa = 1, B1 = 1). The
MC145574, when in multiframe mode, does not count these frames. Thus, this counter is a “frame
error” counter, counting the number of frames which do not contain the correct number of AMI viola-
tions. BR4(7:0) only counts frames not containing the correct number of AMI violations after FSYNC
has been achieved, and ceases counting whenever FSYNC is lost.
BR4(7:0) is applicable to both NT and TE modes of operation. It is a read/write register, thereby allowing
the user to program the counter to a predetermined value. The counter is initialized to “100” by a
hardware/software reset. Note that the counter, upon reaching a value of “FF”, will not roll over; i.e.,
it will remain at “FF” until the user rewrites a starting value. Note that BR4(7) is the MSB of the counter
and BR4(0) is the LSB.
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關(guān)PDF資料
PDF描述
MC14559BDWR2 Successive Approximation Registers
MC14559B Successive Approximation Registers
MC14559BCP Successive Approximation Registers
MC1455 Timing Circuit
MC1455BD Timing Circuit
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC145574AAC 功能描述:IC TRANSCEIVER ISDN 32-LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574AACR2 功能描述:IC TRANSCEIVER ISDN 32-LQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574ADW 功能描述:IC TRANSCEIVER ISDN 28-SOIC RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574ADWR2 功能描述:IC TRANSCEIVER ISDN 28-SOIC RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574AEG 制造商:Freescale Semiconductor 功能描述: