參數(shù)資料
型號(hào): MC145574
廠(chǎng)商: Motorola, Inc.
英文描述: ISDN S/T-Interface Transceiver
中文描述: 綜合業(yè)務(wù)數(shù)字網(wǎng)S / T的接口收發(fā)器
文件頁(yè)數(shù): 30/164頁(yè)
文件大小: 1072K
代理商: MC145574
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)當(dāng)前第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)
MC145574
4–4
MOTOROLA
"*"&%# &*)
!) #*"&%)!"' & *! (%)$"* " %# -"*! )'* *&
The MC145574 operating as an NT behaves as an IDL2 slave, FSC/FSR and DCL being inputs to
the device. FSC/FSR is a single positive polarity pulse, one DCL cycle in duration, and is periodic
at an 8 kHz rate. The MC145574 operating as an NT uses FSC/FSR to correctly position its outbound
waveform. Thus, the FSC/FSR input to the NT and the NT’s outbound INFO 2 or INFO 4 are synchro-
nous. The phase relationship of these signals is shown in Figure 4–1 with a “close–up shot” included.
!) #*"&%)!"' & *! (%)$"* " %# -"*! )'* *& !% "%
*! )*( &
The MC145574 operating as a TE behaves as an IDL2 master; FSC/FSR and DCL are outputs from
the device. The TE derives its timing from the inbound INFO 2 or INFO 4 from the NT. There is a
two–baud turnaround in the TE in accordance with CCITT I.430, ETSI ETS 300012, and ANSI T1.605
specifications; i.e., the time between the TE’s received “F bit” and its transmitted “F bit” is equivalent
to two bauds. This is indicated in Figure 4–2. The TE outputs FSC/FSR, DCL, and Dout when it has
achieved frame synchronization. The phase relationship of the TE’s transmitted INFO 3 and FSC/FSR
is as shown in Figure 4–3 with a “close–up shot” included.
'(*"&% & +#*"'# ) "% #, &
When the MC145574 is configured for TE slave mode in NT2 applications, the T_IN/TFSC/TCLK/FIX
pin defaults to the TFSC function. As TFSC, this pin outputs an 8 kHz frame sync that is synchronized
to recovered timing from the network.
In TE slave mode, the T_IN/TFSC/TCLK/FIX pin function can be changed to TCLK, which outputs
a network synchronized high frequency clock. This is done by setting OR7(5) to a 1. The clock frequen-
cy of TCLK is selected in the same manner as programming the DCL clock in IDL2 master mode.
Elastic buffers are included in TE slave mode to allow the MC145574 to operate with any phase relation-
ship between the IDL2 frame sync and the network. This buffer also allows the frame sync to wander
with respect to the network, up to 60
μ
s peak–to–peak. This exceeds the requirements of Q.502, which
states that wander up to 18
μ
s peak–to–peak may arise over a 24–hour period.
An example architecture of an NT2 is shown in Figure 4–4. The TFSC or TCLK signal supplied by
the TE is used to synchronize the entire NT2 to the network. The TFSC/TCLK pins can be wire OR’d
together and connected to VDD via a pull–up resistor. Each TE looks at the TFSC/TCLK pin during
its programmed B1 channel timeslot. If there is no signal present and the TE is activated, it outputs
a synchronized signal on TFSC/TCLK. It is important for all TEs to have their B and D channels config-
ured using the timeslot assigner, and no two devices can share a timeslot.
%'%%* .. ($ /%)
Via the SCP, two pins (FST and FSR) are available to handle the transmit and receive frames indepen-
dently on the IDL2 interface. These pins must operate synchronously with the DCL clock. Operation
of FST and FSR is dependent on the master or slave mode. Separate frame syncs are enabled by
setting OR7(4) to a 1.
In the slave mode, FST and FSR may assume any relationship with respect to each other.
In the master mode, both FST and FSR are operational and locked together in time. Long frame format
can not be used with independent Tx/Rx frame syncs.
"$)#&* ))" %$%*
The MC145574 contains a timeslot assigner. The timeslot immediately following the FSC/FSR/FST
signal is timeslot zero. Timeslots are available up to the maximum DCL rate of 4096 kHz. The timeslots
are programmed through a group of control registers in the overlay register map. Up to 256 start times
may be defined, corresponding to each 2–bit boundary defined by DCL.
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.
相關(guān)PDF資料
PDF描述
MC14559BDWR2 Successive Approximation Registers
MC14559B Successive Approximation Registers
MC14559BCP Successive Approximation Registers
MC1455 Timing Circuit
MC1455BD Timing Circuit
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC145574AAC 功能描述:IC TRANSCEIVER ISDN 32-LQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 驅(qū)動(dòng)器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:收發(fā)器 驅(qū)動(dòng)器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類(lèi)型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574AACR2 功能描述:IC TRANSCEIVER ISDN 32-LQFP RoHS:是 類(lèi)別:集成電路 (IC) >> 接口 - 驅(qū)動(dòng)器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:收發(fā)器 驅(qū)動(dòng)器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類(lèi)型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574ADW 功能描述:IC TRANSCEIVER ISDN 28-SOIC RoHS:否 類(lèi)別:集成電路 (IC) >> 接口 - 驅(qū)動(dòng)器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:收發(fā)器 驅(qū)動(dòng)器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類(lèi)型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574ADWR2 功能描述:IC TRANSCEIVER ISDN 28-SOIC RoHS:否 類(lèi)別:集成電路 (IC) >> 接口 - 驅(qū)動(dòng)器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:- 類(lèi)型:收發(fā)器 驅(qū)動(dòng)器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類(lèi)型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應(yīng)商設(shè)備封裝:16-SOIC 包裝:帶卷 (TR)
MC145574AEG 制造商:Freescale Semiconductor 功能描述: