MC68F375
QUEUED SERIAL MULTI-CHANNEL MODULE
MOTOROLA
REFERENCE MANUAL
Rev. 25 June 03
6-5
6.5.1 Low-Power Stop Operation
When the STOP bit in QSMCMMCR is set, the system clock input to the QSMCM is
disabled and the module enters a low-power operating state. QSMCMMCR is the only
register guaranteed to be readable while STOP is asserted. The QSPI RAM is not
readable in low-power stop mode. However, writes to RAM or any register are guar-
anteed valid while STOP is asserted. STOP can be written by the CPU and is cleared
by reset.
System software must bring each submodule to an orderly stop before setting STOP
to avoid data corruption. The SCI receiver and transmitter should be disabled after
transfers in progress are complete. The QSPI can be halted by setting the HALT bit in
SPCR3 and then setting STOP after the HALTA flag is set.
6.5.2 Freeze Operation
The FRZ1 bit in QSMCMMCR determines how the QSMCM responds when the IMB3
FREEZE signal is asserted. FREEZE is asserted when the CPU enters background
debug mode. Setting FRZ1 causes the QSPI to halt on the first transfer boundary fol-
lowing FREEZE assertion. FREEZE causes the SCI1 transmit queue to halt on the first
transfer boundary following FREEZE assertion.
6.5.3 Access Protection
The SUPV bit in the QMCR defines the assignable QSMCM registers as either super-
visor-only data space or unrestricted data space.
When the SUPV bit is set, all registers in the QSMCM are placed in supervisor-only
space. For any access from within user mode, the IMB3 address acknowledge (AACK)
signal is asserted and a bus error is generated.
Because the QSMCM contains a mix of supervisor and user registers, AACK is
asserted for either supervisor or user mode accesses, and the bus cycle remains inter-
nal. If a supervisor-only register is accessed in user mode, the module responds as if
an access had been made to an unauthorized register location, and a bus error is
generated.
Table 6-2 QSMCM Global Registers
Access1
NOTES:
1. S = Supervisor access only
S/U = Supervisor access only or unrestricted user access (assignable data space).
Address
MSB2
2. 8-bit registers reside on 8-bit boundaries. 16-bit registers reside on 16-bit boundaries.
LSB
S
0xYF FC00
QSMCM Module Configuration Register (QSMCMMCR)
T
0xYF FC02
QSMCM Test Register (QTEST)
S
0xYF FC04
Dual SCI Interrupt Level (QDSCI_IL)
QSM Interrupt Vector Register (QIVR)
S
0xYF FC06
Reserved
Queued SPI Interrupt Level (QSPI_IL)
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.