
xr
XRT94L33
3-CHANNEL DS3/E3/STS-1 TO STS-3/STM-1 MAPPER IC DATA SHEET
Rev.1.2.0.
315
Transmit STS-3 Transport – Transmit J0 Byte Control Register (Direct Address = 0xN84F)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
Unused
J0 Message Length[1:0]
J0 Type[1:0]
R/O
R/W
0
X
1
0
This step configures the “Transmit STS-3 TOH Processor” block to read out the contents of the “Transmit
Transport – Transmit J0 Byte Value” register; and load this value into the “J0 byte-field” within each outbound
STS-3 Frame.
STEP 2 – Write the desired byte value (for the “outbound” J0 byte) into the “Transmit STS-3 Transport
– Transmit J0 Byte Value” register.
The bit-format of this register is presented below.
Transmit STS-3 Transport – Transmitter J0 Value Register (Address = 0x194B)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
Transmit_J0_Byte[7:0]
R/W
X
2.2.9.5.5.4
Setting and Controlling the “Outbound” J0 Byte via External Input pin
The Transmit STS-3 TOH Processor block permits the user to source the contents of the J0 byte via the
“TxTOH_n” input port. The user can configure the Transmit STS-3 TOH Processor block to support this
feature by performing the following steps.
STEP 1 – Write the value “[1, 1]” into Bits 1 and 0 (J0 Type[1:0]) within the “Transmit STS-3 Transport
– Transmit J0 Byte Control” Register; as depicted below.
Transmit STS-3 Transport – Transmit J0 Control Register (Address = 0x194F)
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
Unused
J0 Message Length[1:0]
J0 Type[1:0]
R/O
R/W
0
X
1
This step configures the “Transmit STS-3 TOH Processor” block to accept the value of the J0 byte, via the
“TxTOH” input port and load this value into the J0 byte position within each outbound STS-3 frame.
STEP 2 – Begin providing the values of the “outbound” J0 Byte message to the “TxTOH” input port.
The procedure for applying the J0 byte to the “TxTOH” input port is presented below.
Using the “TxTOH” Input Port to insert the J0 byte value into the outbound STS-3 frame
If the user intends to externally insert the J0 byte into the outbound STS-3 frame, the “TxTOH” input port, then
they must design some external circuitry (which can be realized in an ASIC, FPGA or CPLD solution) to do
the following.
Continuously sample the “TxTOHEnable_n” and the “TxTOHFrame_n” output pins upon the rising edge of
the “TxTOHClk_n” output clock signal.
A simple illustration of this “external circuit” being interfaced to the “TxTOH Input Port” is presented below in