
XRT84L38
379
REV. 1.0.1
RxSig_n - Receive Signaling Output pin
OCTAL T1/E1/J1 FRAMER
When the Receive Fractional E1 bit of the Receive Interface Control Register (RICR) is set to 0, this pin is
configured as RxTSb[0]_n pin, it outputs bit 0 of the timeslot number of the E1 PCM data that is receiving.
When the Receive Fractional E1 bit of the Receive Interface Control Register (RICR) is set to 1, this pin is
configured as RxSig_n pin, it acts as an output source for the signaling bits to be received in the inbound E1
frames.
The table below shows configurations of the Receive Fractional E1 bit of the Receive Interface Control
Register (RICR).
RECEIVE INTERFACE CONTROL REGISTER (RICR) (INDIRECT ADDRESS = 0XN0H, 0X20H)
Figure 125
below is a timing diagram of the RxSig_n output pin. Please note that the Signaling Bit A of a
certain timeslot coincides with Bit 3 of the Received serial output data; Signaling Bit B coincides with Bit 2 of
the Received serial output data; Signaling Bit C coincides with Bit 1 of the Received serial output data and
Signaling Bit D coincides with Bit 0 of the Received serial output data.
12.4.1.3
Outputting Signaling Bits from RxOH_n Pin
The XRT84L38 framer can be configure to output extracted signaling bits to external equipment through the
Receive Overhead RxOH_n output pins.
The RxOH_n pin can acts as an output source for the signaling bits to be received in the inbound E1 frames.
When this pin is chosen as the output source for the signaling bits, any data presents in time slot 16 of the
incoming E1 frames would be presented onto the pin directly.
Please note that the Signaling bit A of Channel 1-15 coincides with Bit 1 of the PCM data; Signaling bit B
Channel 1-15 coincides with Bit 2 of the PCM data; Signaling bit C Channel 1-15 coincides with Bit 3 of the
PCM; Signaling bit D Channel 1-15 coincides with Bit 4 of the PCM data.
Similarly, the Signaling bit A of Channel 17-31 coincides with Bit 5 of the PCM data; Signaling bit B Channel
17-31 coincides with Bit 6 of the PCM data; Signaling bit C Channel 17-31 coincides with Bit 7 of the PCM;
Signaling bit D Channel 17-31 coincides with Bit 8 of the PCM data.
Figure 126
below is a timing diagram of the RxOH_n output pin.
B
IT
N
UMBER
B
IT
N
AME
B
IT
T
YPE
B
IT
D
ESCRIPTION
4
Receive Fractional
E1
R/W
This READ/WRITE bit-field permits the user to determine which one of the
two functions the multiplexed I/O pin of RxTSb[0]_n/RxSig_n is spotting.
0 - This pin is configured as RxTSb[0]_n pin, it outputs bit 0 of the timeslot
number of the E1 PCM data that is receiving.
1 - This pin is configured as RxSig_n pin, it acts as an output source for the
signaling bits to be received in the inbound E1 frames
F
IGURE
125. T
IMING
DIAGRAM
OF
R
X
S
IG
_
N
O
UTPUT
PIN
F
IGURE
126. T
IMING
DIAGRAM
OF
THE
R
X
OH_
N
O
UTPUT
PIN
RxSerClk
RxSer
RxSig
Input Data
Input Data
Timeslot 16
Timeslot 0
Timeslot 5
Timeslot 6
C
A B
D
C
A B
D
C
A B
D
C
A B
D