
XRT84L38
284
OCTAL T1/E1/J1 FRAMER
REV. 1.0.1
The following
Figure 84
shows waveforms of the signals (RxSerClk_n, RxSer_n, RxSync_n, RxTSClk_n and
RxTSb[4:0]_n) which connecting the Receive Payload Data Output Interface block to the local Terminal
Equipment when the Slip Buffer is enabled.
6.2.2.3
Connect the Receive Payload Data Output Interface block to the Local Terminal
Equipment if the Slip Buffer is configured as FIFO
By setting the Slip Buffer Enable [1:0] bits of the Slip Buffer Control Register to 10, the framer puts the Elastic
Buffer into FIFO mode. Receive Framer Module routes the Receive Payload Data through the First-In-First-Out
storage to the Receive Payload Data Output Interface. The XRT84L38 device uses the Recovered Receive
Line Clock internally to clock in the Receive Payload Data into the FIFO. The Terminal Equipment should
provide an external 2.048MHz clock to the Receive Serial Clock input pin to latch data out from the FIFO.
It is the responsibility of the user to phase lock the input Receive Serial Clock to the Recovered Receive Line
Clock to avoid either over-run or under-run of the FIFO. The latency between writing a bit into the FIFO and
reading the same bit from it (READ and WRITE latency) is actually depth of the FIFO, which is maintained in a
programmable fashion controlled by the FIFO Latency Register (FIFOLR). The largest possible depth of the
FIFO is thirty-two bytes or one E1 frame. The default depth of the FIFO when XRT84L38 first powered up is
four bytes. The table below shows the FIFO Latency Register.
FIFO LATENCY REGISTER (FIFOL) (INDIRECT ADDRESS = 0XN0H, 0X17H)
In this mode, the Receive Single-Frame Synchronization signal can be either input or output depending on the
settings of the Slip Buffer Receive Synchronization Direction bit of the Slip Buffer Control Register. When the
Slip Buffer Receive Synchronization Direction bit is set to 0, the Receive Single-Frame Synchronization signal
(RxSync_n) is an. When the Slip Buffer Receive Synchronization Direction bit is set to 1,the Receive Single-
Frame Synchronization signal (RxSync_n) is an input.
F
IGURE
84. W
AVEFORMS
OF
THE
S
IGNALS
THAT
C
ONNECT
THE
R
ECEIVE
P
AYLOAD
D
ATA
O
UTPUT
I
NTERFACE
BLOCK
TO
THE
LOCAL
T
ERMINAL
E
QUIPMENT
WHEN
THE
S
LIP
B
UFFER
IS
E
NABLED
B
IT
N
UMBER
B
IT
N
AME
B
IT
T
YPE
B
IT
D
ESCRIPTION
4-0
FIFO Latency
R/W
These bits determine depth of the FIFO in terms of bytes. The largest possible
value is thirty-two bytes or one E1 frame.
C
RxSerClk
RxSer
RxSync(input)
RxSync(output)
RxChClk
RxChn[4:0]
RxChn[0]/RxSig
RxChClk
RxChn[2]/RxChn
RxChn[1]/RxFrTD
c1 c2 c3 c4 c5
c1 c2 c3 c4 c5
c1 c2 c3 c4 c5
c1 c2 c3 c4 c5
8
7
6
5
4
3
2
1
A B
D
C
A B
D
C
A B
D
C
A B
D
Input Data
Input Data
Timeslot 16
Timeslot 0
Timeslot 5
Timeslot 6
Timeslot #0
Timeslot #5
Timeslot #6
Timeslot #16