參數(shù)資料
型號(hào): GS4911BCNE3
廠商: Gennum Corporation
英文描述: HD/SD/Graphics Clock and Timing Generator with GENLOCK
中文描述: 高清/標(biāo)清/圖形時(shí)鐘和定時(shí)發(fā)生器鎖相
文件頁(yè)數(shù): 64/113頁(yè)
文件大?。?/td> 1017K
代理商: GS4911BCNE3
GS4911B/GS4910B Data Sheet
36655 - 2
April 2006
64 of 113
The fs signal on ACLK1-3 has an accurate 50% duty cycle, and can be used for
left/right definition, with the following exception: if fs = 96kHz and the user
configures the host interface such that one of the three ACLK pins is set to output
a clock signal at 192fs or 384fs, the 512fs clock will have a 33% duty cycle.
All audio clocks are initially reset on the rising edge of the AFS pulse, ensuring that
video to audio clock synchronization is correct. During normal operation, the audio
clock edge is allowed to drift slightly with respect to the AFS pulse. By default, the
audio clock will be reset directly by the AFS pulse if it drifts more than
approximately +/-0.1us from the rising edge of the AFS pulse. However, after
device reset, or after the application of a new input reference, the ACLK outputs
may sometimes be offset from the AFS pulse by up to several microseconds. The
offset will remain until the device is reset or the reference removed and re-applied.
The user may avoid this offset by minimizing the width of the AFS_Reset_Window
using bits 9-7 of register 31h for the duration of the audio PLL locking process.
Once the audio PLL is locked, bit 1 of register 1Fh will be set HIGH, and the
AFS_Reset_Window may be set as desired. See
Table 3-9
.
NOTE: To maintain correct audio clock frequencies for some VESA standards, the
window tolerance shown in
Table 3-9
may have to be increased from its default
setting. In this case, set the AFS_Reset_Window register to 1XX.
Table 3-8: Audio Clock Divider
ACLKn_fs_Multiple[3:0]
Audio Clock Frequency
000
fs
001
64fs
010
128fs
011
192fs*
100
256fs
101
384fs*
110
512fs**
111
z-bit
*This setting is only available when the enable_384fs bit of the Audio_Control register is HIGH.
**512fs clock will have a 33% duty cycle when the enable_384fs bit is HIGH and fs = 96kHz.
相關(guān)PDF資料
PDF描述
GS4915 CONN,S/R,8 POS,254C-08-1, CLOSED END STRAIN RELIEF COVER
GS6332 3 Pin, Low-Power, P Reset Circuits
GS6332UR15D1 3 Pin, Low-Power, P Reset Circuits
GS6333UR19D1 FC/ACP F.O. SINGLE MODE IN-LINE ATTENUATOR 10DB
GS6332UR19D1 FC/PC F.O. SINGLE MODE IN-LINE ATTENUATOR 5 DB
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS4915 制造商:GENNUM 制造商全稱:GENNUM 功能描述:ClockCleaner
GS4915_09 制造商:GENNUM 制造商全稱:GENNUM 功能描述:ClockCleaner
GS4915-CNE3 制造商:Semtech Corporation 功能描述:QFN-40 pin (490/tray)
GS4915INE3 制造商:Gennum Corporation 功能描述:CLOCKCLEANER HD/SD VIDEO INPUT 40QFN 制造商:Gennum Corporation 功能描述:CLOCKCLEANER, HD/SD, VIDEO INPUT, 40QFN
GS4915-INE3 功能描述:IC CLK JITTER CLEANR 40QFN RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:ClockCleaner™ 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類型:時(shí)鐘/頻率合成器 PLL:無(wú) 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤,16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱:SY58052UMGTRSY58052UMGTR-ND