
Chapter 19 Port Integration Module (S12XFPIMV2)
MC9S12XF - Family Reference Manual, Rev.1.19
Freescale Semiconductor
887
NOTE
Due to internal synchronization circuits, it can take up to 2 bus clock cycles
until the correct value is read on PTH or PTIH registers, when changing the
DDRH register.
Table 19-54. DDRJ Register Field Descriptions
Field
Description
7
DDRJ
Port J data direction—
This register controls the data direction of pin 7.
1 Associated pin is congured as output.
0 Associated pin is congured as input.
6
DDRJ
Port J data direction—
This register controls the data direction of pin 6.
The FlexRay forces the I/O state to be an output (STB3) if the strobe signal is enabled. Refer to FlexRay Block Guide.
In this case the data direction bit will not change.
1 Associated pin is congured as output.
0 Associated pin is congured as input.
5
DDRJ
Port J data direction—
This register controls the data direction of pin 5.
The FlexRay forces the I/O state to be an output (STB2) if the strobe signal is enabled. Refer to FlexRay Block Guide.
In this case the data direction bit will not change.
1 Associated pin is congured as output.
0 Associated pin is congured as input.
4
DDRJ
Port J data direction—
This register controls the data direction of pin 4.
The FlexRay forces the I/O state to be an output (STB1) if the strobe signal is enabled. Refer to FlexRay Block Guide.
In this case the data direction bit will not change.
1 Associated pin is congured as output.
0 Associated pin is congured as input.
3
DDRJ
Port J data direction—
This register controls the data direction of pin 3.
The FlexRay forces the I/O state to be an output (STB0) if the strobe signal is enabled. Refer to FlexRay Block Guide.
In this case the data direction bit will not change.
1 Associated pin is congured as output.
0 Associated pin is congured as input.
2-0
DDRJ
Port J data direction—
This register controls the data direction of pins 2 through 0.
The PMF forces the I/O state to be an input on the associated IS[2:0] pins if current sense functions are enabled.
Refer to PMF Block Guide. In this case the data direction bit will not change.
1 Associated pin is congured as output.
0 Associated pin is congured as input.