
S1C60N08 TECHNICAL HARDWARE
EPSON
I-97
CHAPTER 7: ELECTRICAL CHARACTERISTICS
S1C60A08 (Normal operating mode)
Item
LCD drive voltage
BLD voltage 1
BLD circuit response time
Sub-BLD voltage
Sub-BLD circuit response time
Analog comparator
input voltage
Analog comparator
offset voltage
Analog comparator
response time
Current consumption
1
2
Unless otherwise specified:
VDD=0V, VSS=-3.0V, fOSC1=32.768kHz, Ta=25
°C, CG=25pF, VS1/VL1–VL3 are internal voltage, C1–C5=0.1F
Symbol
VL1
VL2
VL3
VB0
VB1
VB2
VB3
VB4
VB5
VB6
VB7
tB
VBS
tBS
VIP
VIM
VOF
tAMP
IOP
Unit
V
sec
V
sec
V
mV
msec
A
Max.
-0.95
2VL1
×0.9
3VL1
×0.9
-2.05
-2.10
-2.15
-2.20
-2.25
-2.30
-2.35
-2.40
100
-2.25
100
VDD-0.9
10
3
2.0
5.0
70
Typ.
-1.05
-2.20
-2.25
-2.30
-2.35
-2.40
-2.45
-2.50
-2.55
-2.40
1.1
3.0
50
Min.
-1.15
2VL1
- 0.1
3VL1
- 0.1
-2.35
-2.40
-2.45
-2.50
-2.55
-2.60
-2.65
-2.70
-2.55
VSS+0.3
The relationships among VB0–VB7 are VB0>VB1>VB2>...VB5>VB6>VB7.
The BLD circuit, sub-BLD circuit and analog comparator are in the OFF status.
Condition
Connect 1 M
load resistor between VDD and VL1
(without panel load)
Connect 1 M
load resistor between VDD and VL2
(without panel load)
Connect 1 M
load resistor between VDD and VL3
(without panel load)
BLC="0"
BLC="1"
BLC="2"
BLC="3"
BLC="4"
BLC="5"
BLC="6"
BLC="7"
Non-inverted input (AMPP)
Inverted input (AMPM)
VIP=-1.5V
VIM=VIP
±15mV
During HALT
Without
During operation 2
panel load
During operation at 500kHz 2
S1C60A08 (Heavy load protection mode)
Item
LCD drive voltage
BLD voltage 1
BLD circuit response time
Sub-BLD voltage
Sub-BLD circuit response time
Analog comparator
input voltage
Analog comparator
offset voltage
Analog comparator
response time
Current consumption
1
2
Unless otherwise specified:
VDD=0V, VSS=-3.0V, fOSC1=32.768kHz, Ta=25
°C, CG=25pF, VS1/VL1–VL3 are internal voltage, C1–C5=0.1F
Symbol
VL1
VL2
VL3
VB0
VB1
VB2
VB3
VB4
VB5
VB6
VB7
tB
VBS
tBS
VIP
VIM
VOF
tAMP
IOP
Unit
V
sec
V
sec
V
mV
msec
A
Max.
-0.95
2VL1
×0.9
3VL1
×0.9
-2.05
-2.10
-2.15
-2.20
-2.25
-2.30
-2.35
-2.40
100
-2.25
100
VDD-0.9
10
3
10
15
75
Typ.
-1.05
-2.20
-2.25
-2.30
-2.35
-2.40
-2.45
-2.50
-2.55
-2.40
6.5
8.5
55
Min.
-1.15
2VL1
- 0.1
3VL1
- 0.1
-2.35
-2.40
-2.45
-2.50
-2.55
-2.60
-2.65
-2.70
-2.55
VSS+0.3
The relationships among VB0–VB7 are VB0>VB1>VB2>...VB5>VB6>VB7.
The BLD circuit and sub-BLD circuit are in the ON status (HLMOD="1", BLS="0").
The analog comparator is in the OFF status.
Condition
Connect 1 M
load resistor between VDD and VL1
(without panel load)
Connect 1 M
load resistor between VDD and VL2
(without panel load)
Connect 1 M
load resistor between VDD and VL3
(without panel load)
BLC="0"
BLC="1"
BLC="2"
BLC="3"
BLC="4"
BLC="5"
BLC="6"
BLC="7"
Non-inverted input (AMPP)
Inverted input (AMPM)
VIP=-1.5V
VIM=VIP
±15mV
During HALT
Without
During operation 2
panel load
During operation at 500kHz 2