參數(shù)資料
型號: OR4E14
廠商: Lineage Power
英文描述: Field-Programmable Gate Arrays(現(xiàn)場可編程門陣列)
中文描述: 現(xiàn)場可編程門陣列(現(xiàn)場可編程門陣列)
文件頁數(shù): 107/132頁
文件大?。?/td> 2667K
代理商: OR4E14
Lucent Technologies Inc.
107
Preliminary Data Sheet
August 2000
ORCA Series 4 FPGAs
Ball
Bank
Pad
Function
Pair*
Differential
K2
K1
L2
L3
N5
M4
M2
P5
M1
N1
N4
N2
P1
R5
P2
P3
T5
P4
R1
R2
R4
U5
T4
T1
V5
T2
T3
U4
U3
U2
V2
V3
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
CL
PL14C
PL15D
PL15C
PL16D
PL16C
PL17D
PL17C
PL18D
PL18C
PL19D
PL19C
PL20D
PL20C
PL20A
PL21D
PL21C
PL21A
PL22D
PL22C
PL22A
PL22B
PL23D
PL23C
PL23A
PL23B
PL24D
PL24C
PL24B
PL24A
PL25D
PL25C
PL25B
A14
VREF
D4
L1T_D1
L2C_D0
L2T_D0
L3C_D1
L3T_D1
L4C_A1
L4T_A1
L5C_D3
L5T_D3
L6C_A2
L6T_A2
L7C_D0
L7T_D0
L8C_A0
L8T_A0
L9C_D2
L9T_D2
L10T_A1
L10C_A1
L11C_D0
L11T_D0
L12T_D3
L12C_D3
L13C_A0
L13T_A0
L14C_A0
L14T_A0
L15C_A0
L15T_A0
L16C_A0
TRUE
COMPLEMENT
TRUE
COMPLEMENT
TRUE
COMPLEMENT
TRUE
COMPLEMENT
TRUE
COMPLEMENT
TRUE
COMPLEMENT
TRUE
RDY/BUSY/RCLK
VREF
A13
A12
A11
VREF
RD/MPI_STRB
VREF
PLCK0C
PLCK0T/SCKA
A10
A9
COMPLEMENT
TRUE
COMPLEMENT
TRUE
TRUE
COMPLEMENT
COMPLEMENT
TRUE
TRUE
COMPLEMENT
COMPLEMENT
TRUE
COMPLEMENT
TRUE
COMPLEMENT
TRUE
COMPLEMENT
Pin Information
(continued)
Table 46. OR4E6 680-Pin PBGAM Pinout
(continued)
* Differential pairs and physical locations are numbered within each bank (e.g., L19C_A0 is ninteenth pair in an associated bank). The C indi-
cates complementary differential whereas a T indicates true differential. The _A0 indicates the physical location is adjacent balls in either hor-
zontal/vertical direction. Other physical indicators are as follows:
_A1 indicates one ball between pairs.
_A2 indicates two balls between pairs.
_D0 indicates balls are diagonally adjacent.
_D1 indicates diagonally adjacent separated by one physical ball.
相關PDF資料
PDF描述
OR4E2 Field-Programmable Gate Arrays(現(xiàn)場可編程門陣列)
OR4E4 Field-Programmable Gate Arrays(現(xiàn)場可編程門陣列)
OR4E6 Field-Programmable Gate Arrays(現(xiàn)場可編程門陣列)
ORT4622 Field-Programmable System Chip (FPSC) Four Channel x 622 Mbits/s Backplane Transceiver(現(xiàn)場可編程系統(tǒng)芯片(四通道x 622 M位/秒背板收發(fā)器))
ORT8850 Field-Programmable System Chip(現(xiàn)場可編程系統(tǒng)芯片)
相關代理商/技術參數(shù)
參數(shù)描述
OR4E2 制造商:AGERE 制造商全稱:AGERE 功能描述:Field-Programmable Gate Arrays
OR4E2-1BA256 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
OR4E2-1BA352 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
OR4E2-1BA416 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA
OR4E2-1BC432 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FPGA