參數(shù)資料
型號(hào): M66596FP
元件分類: 總線控制器
英文描述: UNIVERSAL SERIAL BUS CONTROLLER, PQFP64
封裝: 0.50 MM PITCH, LQFP-64
文件頁(yè)數(shù): 3/133頁(yè)
文件大?。?/td> 1611K
代理商: M66596FP
第1頁(yè)第2頁(yè)當(dāng)前第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)
M66596FP/WG
rev .1.00
2006.3.14
page 98 of 127
3.11 Communication schedule
3.11.1 The generation conditions of a transaction
In the Host mode, This controller generates a transaction according to the following conditions after supply of an
internal clock, and a setup of "UACT=1."
Table 3.27 The generation conditions of a transaction
Generation conditions
Transaction
DIR
PID
IITV*2)
Status of buffer
SUREQ
Setup
Set 1
IN
BUF
Invalid
There is a
receiving area
The data stage of control
transmission, status
stage, bulk transfer
OUT
BUF
Invalid
There is a
sending data
IN
BUF
Effective
There is a
receiving area
Interrupt transfer
OUT
BUF
Effective
There is a
sending data
Isochronous transfer
IN
BUF
Effective
OUT
BUF
Effective
*1) It is shown that slashes are conditions which are unrelated to generation of a token.
*2) The Effective means being generated only with the transmission frame by the interval counter. It is shown that
the Invalid is generated regardless of an interval counter.
*3) The controller generates a transaction regardless of a receiving area. However, receiving data is canceled when
there is no receiving area.
*4) The controller generates a transaction regardless of a sending data. However, when there is no transmitting
data, Zero-Length Packet is transmitted.
3.11.2 Communication schedule
This chapter explains the scheduling of transmission in the frame of this controller. After transmitting SOF ,
this controller transmits packets as follows.
(1) Execution of periodic transmission
The controller executes transactions, if it searches in order of PIPE1 ->PIPE2 ->PIPE6 ->PIPE7 and there is
a pipe in which the transaction of isochronous transfer or interrupt transfer is possible.
(2) Execute setup transaction of control transfer
DCP is checked, and if the setup transaction is possible, it will transmit.
(3) Execute bulk transfer, data stage and status stage of control transfer,
The controller searches PIPEs in following order. And a transaction will be executed if there is PIPE which
can execute the transaction of bulk, a control transmission data stage, and a control transmission status
stage.
The order of search : DCP -> PIPE1 -> PIPE2 -> PIPE3 -> PIPE4 -> PIPE5
When a transaction is executed, regardless of the response from Peripheral, it moves to the next PIPE.
Moreover, (3) will be repeated if there is time to transmit in a frame.
3.11.3 USB Communication enable
By setting the UACT bit of a DVSTCTR register as "1", transmission of SOF or uSOF is started and execution
of a transaction is enabled.
If a UACT bit is set as "0", transmission of SOF or uSOF will be stopped and it will be suspended. When
setting a UACT bit as 1->0, a controller stops sending packets, after it transmits next SOF or next uSOF.
相關(guān)PDF資料
PDF描述
M66596WG UNIVERSAL SERIAL BUS CONTROLLER, PBGA64
M6XXLFXI OTHER CLOCK GENERATOR, QCC16
M300LFXIT 50 MHz, OTHER CLOCK GENERATOR, QCC16
M74HC00C1R HC/UH SERIES, QUAD 2-INPUT NAND GATE, PQCC20
M74HC157B1N HC/UH SERIES, QUAD 2 LINE TO 1 LINE MULTIPLEXER, TRUE OUTPUT, PDIP16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M66596FP#RB0Z 制造商:Renesas Electronics Corporation 功能描述:MCU - Trays 制造商:Renesas Electronics 功能描述:USB Device Controller 64-Pin LQFP Cut Tape 制造商:Renesas Electronics 功能描述:USB Device Controller 64-Pin LQFP Tray 制造商:Renesas 功能描述:USB Device Controller 64-Pin LQFP
M66596FPRB0Z 制造商:Renesas Electronics Corporation 功能描述:USB2.0 Dual Function Controller,LQFP64
M66596WG 制造商:RENESAS 制造商全稱:Renesas Technology Corp 功能描述:ASSP (USB2.0 Dual Function Controller)
M66596WG#RB0Z 制造商:Renesas Electronics 功能描述:Tray 制造商:Renesas 功能描述:0
M6668 制造商:Tamura Corporation of America 功能描述: