參數(shù)資料
型號: GS4911B
廠商: Gennum Corporation
英文描述: HD/SD/Graphics Clock and Timing Generator with GENLOCK
中文描述: 高清/標清/圖形時鐘和定時發(fā)生器鎖相
文件頁數(shù): 59/113頁
文件大?。?/td> 1017K
代理商: GS4911B
GS4911B/GS4910B Data Sheet
36655 - 2
April 2006
59 of 113
where:
BW = the desired video PLL loop bandwidth
JITTERIN = Jitter present on applied HSYNC reference signal, in seconds
H_Feedback_Divide = the numerator of the video PLL divide ratio
H_Feedback_Divide represents the numerator of the ratio of the output clock
frequency to the frequency of the H reference pulse. It is calculated as described
in
Section 3.6.2.1 on page 54
.
NOTE: The bandwidth calculation represented by the above equation is only
approximate. As the programmed value of Video_Res_Genlock becomes larger,
the approximation becomes more accurate.
For example, the following steps are necessary to program a loop bandwidth of
25Hz given the following conditions: input HSYNC jitter = 3 ns, VID_STD[5:0] = 3
and input reference format = NTSC.
1. Calculate H_Feedback_Divide (as defined in
Section 3.6.2.1 on page 54
):
Therefore, H_Feedback_Divide = 1716.
2. Calculate the value for Video_Res_Genlock:
3. Calculate the value for Video_Cap_Genlock:
Therefore, program Video_Res_Genlock = 37 and Video_Cap_Genlock = 16.
NOTE: The value programmed in the Video_Res_Genlock register must be
between 32 and 42. The value programmed in the Video_Cap_Genlock register
must be greater than 10. These limits define the exact range of loop bandwidth
adjustment available.
H_Reference_Divide
H_Feedback_Divide
f
f
Hrefin
-----------------
×
f
pclkout
27
MHz
=
f
Hrefin
1716
---27
MHz
=
H_Reference_Divide
H_Feedback_Divide
27
27
1716
×
1
1716
=
=
Video_Res_Genlock
47
log
2
6
25
3
10
9
×
(
)
×
×
1716
×
(
)
+
37
=
=
Video_Cap_Genlock
37
21
16
=
=
相關(guān)PDF資料
PDF描述
GS4911BCNE3 HD/SD/Graphics Clock and Timing Generator with GENLOCK
GS4915 CONN,S/R,8 POS,254C-08-1, CLOSED END STRAIN RELIEF COVER
GS6332 3 Pin, Low-Power, P Reset Circuits
GS6332UR15D1 3 Pin, Low-Power, P Reset Circuits
GS6333UR19D1 FC/ACP F.O. SINGLE MODE IN-LINE ATTENUATOR 10DB
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
GS4911B_09 制造商:GENNUM 制造商全稱:GENNUM 功能描述:HD/SD/Graphics Clock and Timing Generator with GENLOCK
GS4911BCNE3 功能描述:IC RE-TIMER RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標準包裝:1,500 系列:- 類型:時鐘緩沖器/驅(qū)動器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱:93786AFT
GS4915 制造商:GENNUM 制造商全稱:GENNUM 功能描述:ClockCleaner
GS4915_09 制造商:GENNUM 制造商全稱:GENNUM 功能描述:ClockCleaner
GS4915-CNE3 制造商:Semtech Corporation 功能描述:QFN-40 pin (490/tray)