
CPU32
REFERENCE MANUAL
INDEX
MOTOROLA
I-3
Addressing Modes 3-4
Indirect Addressing 3-4
Organization 2-6
Virtual 1-2
Microbus Controller 8-3
Microsequencer 8-1
Model, Programming 2-1
Move Instruction Timing 8-14
Move Instruction, Special Purpose, Timing 8-14
Multiple Exceptions 6-4
–N–
Negative Tails 8-6
Organization in Memory 2-6
Normal Processing State 5-1
Notation Conventions, Addressing 3-2
Notation, Instruction Set 4-3
–O–
Opcode Tracking during Loop Mode 7-27
Opcode Tracking in Background Mode 7-2, 7-25
Organization
Memory 2-6
Registers 2-4
Overlap 8-4
–P–
Pipeline Sync with the NOP Instruction 4-194
Prefetch Controller 8-3
Priority
Exception 6-4
Interrupt 6-12
Privilege Levels 5-1
Changing 5-2
Supervisor 5-2
User 5-2
Privilege Violations 6-10
Processing of Specific Exceptions 6-5
Processing States 5-1
Program and Data References 3-1, 5-3
Program Control (Branch) Instructions 4-10
Program Counter Indirect with Displacement Mode 3-7
Index (8-Bit Displacement) 3-7, 3-8
Index (Base Displacement) 3-8
Programming Model 2-1
Programming View of Addressing Modes 3-11
–Q–
Queues 3-17
–R–
References
Data 3-1
Implicit 3-2
Program 3-1
Register Direct Mode 3-3
Registers
Address 2-5
Condition Code 2-3, 4-5
Control 2-5
Data 2-4
Function Code 2-3
Organization 2-2
Status 2-3
Vector Base 2-3, 6-1
Released Writes 6-16, 6-19
Reset 6-5
Resource Scheduling 8-1
Return from Exception 6-13
Rotate Instructions 4-9
–S–
Save and Restore Operation Timing 8-22
Serial Interface (BDM) 7-7
Shift and Rotate Instruction Timing 8-19
Shift and Rotate Instructions 4-9
Single Operand Instruction Timing 8-18
Six-Word Stack Frame, Normal 6-22
Sizing, Dynamic Bus 6-16, 6-23
Software Breakpoints 6-8
Software Fault Recovery 6-19
Space Formats 5-4
Type 0000 - Breakpoint 5-4
Type 0001 - MMU Access 5-4
Type 0010 - Coprocessor Access 5-4
Type 0011 - Internal Register Access 5-4
Type 1111 - Interrupt Acknowledge 5-5
Special Addressing Modes 3-7
Special-Purpose MOVE Instruction Timing 8-14
Stack
Frames 6-3, 6-21
Supervisor 2-2, 3-15
System 3-16
User 2-2, 3-15
State Transition 5-1
Status Register 2-3
Subroutine Calls, Nested 4-194
Supervisor Privilege Level 5-2
Surface Interpolation 4-188, 4-194
Synchronization, Pipeline with NOP 4-194
System
Control Instructions 4-11
Stack 3-16
–T–
Table Lookup and Interpolation 4-187
Examples
8-Bit Independent Variable 4-191
Compressed Table 4-190
Maintaining Precision 4-192
F
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
.