參數(shù)資料
型號(hào): AM8530
廠商: Advanced Micro Devices, Inc.
英文描述: Serial Communications Controller
中文描述: 串行通信控制器
文件頁(yè)數(shù): 45/194頁(yè)
文件大?。?/td> 797K
代理商: AM8530
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)當(dāng)前第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)
I/O Programming Functional Description
AMD
3–14
In External Sync Mode, the SYNC/HUNT status bit, as in Asynchronous mode, reports
the state of the
SYNC
pin. If there are no other External/Status interrupts pending, then
any transition on the
SYNC
pin will cause the latches to close and generate an External/
Status interrupt. However, only an odd number of transitions on
SYNC
, while another Ex-
ternal/Status interrupt is pending, will close the latches and generate an External/Status
Interrupt.
3.8.2
The BREAK/ABORT status bit is used in Asynchronous and SDLC modes but is always
set to ‘0’ in Synchronous modes. Both a Low-to-High and High-to-Low transition are guar-
anteed to cause the External/Status latches to close, and if the BREAK/ABORT IE bit in
WR15 is set to ‘1’, generate an External/Status interrupt regardless of whether another
External/Status interrupt is pending at the time the transitions occur. If BREAK/ABORT is
detected while the latches are closed, the status will be saved and generate an interrupt
for BREAK/ABORT detection upon issuing the Reset External/Status Interrupts. A second
interrupt is generated for End of BREAK/ABORT after issuig the next Reset External/
Status Interrupts. In the first case, the BREAK/ABORT bit will be set to ‘1’, and in the sec-
ond case to ‘0’. This will guarantee that the BREAK/ABORT sequence is detected cor-
rectly. A BREAK/ABORT occurrence will clear an End of BREAK/ABORT that is waiting
to generate an interrupt. Therefore, multiple Break/Abort sequences while the latches are
closed will generate only two interrupts, one for BREAK/ABORT detection, and one for
End of BREAK/ABORT.
Break/Abort
In Asynchronous mode, this bit will be set to ‘1’ when a break sequence (null character
plus Framing Error) is detected (i.e., RxD is Low for more than one full character time) in
the receive data stream, and remains set for as long as ‘0’s continue to be received. It is
reset when a ‘1’ is received. Note that a single null character is left in the Receive Data
FIFO each time a break condition is terminated. This character should be read and dis-
carded.
In SDLC mode, this status bit is set to ‘1’ when an abort sequence is detected in the re-
ceive data stream and is reset when a ‘0’ is received. Note that the receiver detects an
abort pattern whether it is “in frame” or “out of frame,” so to avoid confusion, the BREAK/
ABORT IE bit in WR15 should be set to ‘1’ in the SYNC/HUNT interrupt routine when the
SYNC/HUNT status bit indicates that the receiver is “in frame” (i.e., SYNC/HUNT status
bit transitions from High-to-Low), and should be reset to ‘0’ early in the EOF interrupt rou-
tine.
3.8.3
The Zero Count (ZC) status bit reflects when the Baud Rate Generator counter reaches a
count of ‘0’. The ZC status bit will be set to ‘1’ when the zero count is reached and will be
reset to ‘0’ when the counter is re-loaded. The External/Status latches will close only on
the Low-to-High transition of this bit and, if the Zero Count IE bit is set in WR15, generate
an External/Status interrupt. This status bit is not latched in RR0 even though the Exter-
nal/Status latches close as a result of the transition.
Zero Count
If there are no other External/Status interrupt conditions pending at the time the ZC status
bit is set, an External/Status interrupt will be generated. However, if there is another Ex-
ternal/Status interrupt pending at the time ZC is set, no interrupt will be generated until
the current interrupt service is complete. If the zero count condition does not persist be-
yond the end of the current interrupt service routine no interrupt will be generated. The
interrupt service routine should check the other External/Status conditions for changes. If
none changed, the ZC was the source of interrupt. In polled applications, the IP bits in
RR3A should be checked for a status change before proceeding as in the interrupt serv-
ice routine.
Note that while the Zero Count IE bit in WR15 is reset, the ZC status bit will always read
‘0’.
相關(guān)PDF資料
PDF描述
AM8530H Serial Communications Controller
AM85C30-10PC Enhanced Serial Communications Controller
Am85C30 Serial Communications Controller
AM85C30 Enhanced Serial Communications Controller
AM85C30-8PC Enhanced Serial Communications Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM8530ADC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530ADCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530AJC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530APC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530DC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller