參數(shù)資料
型號(hào): AM8530
廠商: Advanced Micro Devices, Inc.
英文描述: Serial Communications Controller
中文描述: 串行通信控制器
文件頁(yè)數(shù): 181/194頁(yè)
文件大?。?/td> 797K
代理商: AM8530
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)第161頁(yè)第162頁(yè)第163頁(yè)第164頁(yè)第165頁(yè)第166頁(yè)第167頁(yè)第168頁(yè)第169頁(yè)第170頁(yè)第171頁(yè)第172頁(yè)第173頁(yè)第174頁(yè)第175頁(yè)第176頁(yè)第177頁(yè)第178頁(yè)第179頁(yè)第180頁(yè)當(dāng)前第181頁(yè)第182頁(yè)第183頁(yè)第184頁(yè)第185頁(yè)第186頁(yè)第187頁(yè)第188頁(yè)第189頁(yè)第190頁(yè)第191頁(yè)第192頁(yè)第193頁(yè)第194頁(yè)
SCC Application Notes
AMD
7–32
The Am8530H can also be configured to make the entire system interrupt-driven. The
chip can be set up to interrupt the CPU on external conditions (i.e., a change on a modem
line or a break condition). It can also be set up to cause receive interrupt on first charac-
ter, on all characters, or on one of many special receive conditions (e.g., receiver overrun,
framing error, or end of frame).
The Am7960 can also support a full-duplex operation (point-to-point between two de-
vices). In this case, no collision avoidance scheme needs to be implemented because
only one device can talk on one line at a time. Such a set-up would be very practical for
STAR configurations, or Token Passing Ring, or Loop configurations (shown in Figure
7–20).
In addition to this 1Mb/s LAN using the Am7960, channel B of the Am8530H is configured
to operate a low speed RS-423/RS-232C asynchronous link. The Am26LS29 driver and
the Am26LS32 receiver were added, as shown in Figure 7–18, to provide proper signal
conditioning for the cable.
7.6.4
Two programs have been written for the hardware described and are listed at the end of
this application note. The program for the transmitter is listed under “Software to Transmit
Data At 1Mb/s Using DMA.” The program for the receiver is listed under “Software to Re-
ceive Data At 1Mb/s Using DMA.” These programs enable a file to be read off a disk on
one IBM* PC (XT or AT), transmit it over a shielded coaxial cable to another similar PC**,
and save it onto a disk on the receiving PC. The collision avoidance scheme is imple-
mented in hardware. The software implementation demonstrates that the Am8530H and
Am7960 can be simply configured for a 1Mb/s data communications network. An actual
operating network may need a slightly greater degree of software sophistication.
S oftware Considerations
The file from disk (hard or floppy) is first copied into memory. The length of the file and
starting address is then determined. The Am8530H Serial Communications Controller
must now be initialized for an SDLC mode of operation with DMA request on transmit or
receive.
The initialization scheme for the Am8530H involves setting up the various modes of op-
eration followed by enabling the transmitter, the receiver, and DMA request. The CRC
scheme of the Am8530H is used to ensure data integrity at the receive end. Finally, the
interrupts are enabled if the Interrupt Mode of data transfer is to be used.
It is important to follow the data initialization sequence as shown in the software routine
for correct operation of the SCC. The DMA controller of the PC can then be loaded with
the starting address of the data and the length of file (number of bytes to be transmitted).
The DMA channel must be enabled upon completion of initialization. Data transmission
starts as soon as DMA is enabled. The transmit-underrun latch must be reset by writing a
C0H to WR0 of the Am8530H. This command controls the transmission of CRC at the
end of transmission.
At the receiving station, the address (first byte after flags) of the incoming data is com-
pared with the device address in WR6 of the Am8530H. The remaining data are received
only if an address match occurs. This process does not involve any CPU interaction. The
EOM and CRC errors are indicated in RR0 of the Am8530H.
The length of the message is transmitted first, and then the entire message is transmitted.
Between these two transmissions, flags (7E
H
) are sent on the line.
In this program, CPU polls the Am8530H to determine End-Of-Message (EOM). Using
the same hardware connections, the SCC can be programmed to interrupt on special re-
ceive conditions to indicate an EOM to the CPU.
Channel B of the Am8530H is initialized for asynchronous communication at 19.2 kbaud.
The asynchronous transmit routine polls bit D2 of Read Register 0 to determine a trans-
mit buffer empty condition. Writing a byte of data to the transmit buffer resets this bit.
Address line AD0 differentiates between a command and data access to the Am8530H.
相關(guān)PDF資料
PDF描述
AM8530H Serial Communications Controller
AM85C30-10PC Enhanced Serial Communications Controller
Am85C30 Serial Communications Controller
AM85C30 Enhanced Serial Communications Controller
AM85C30-8PC Enhanced Serial Communications Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AM8530ADC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530ADCB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530AJC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530APC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller
AM8530DC 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Communications Controller