參數(shù)資料
型號: OXCB950
廠商: Electronic Theatre Controls, Inc.
英文描述: Integrated High Performance UART Cardbus / PCI interface
中文描述: 綜合高性能的UART Cardbus / PCI接口
文件頁數(shù): 31/68頁
文件大?。?/td> 409K
代理商: OXCB950
Data Sheet Revision 1.1
Page 31
OXCB950
OXFORD SEMICONDUCTOR LTD.
Register
Name
SPR
Offset
10
R/W
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Indexed Control Register Set
ICR
Read
Enable
Level
Enable
ACR
0x00
R/W
Addit-
ional
Status
Enable
950
Trigger
DTR definition and
control
Auto
DSR
Flow
Control
Enable
Tx
Disable
Rx
Disable
CPR
0x01
R/W
5 Bit “integer” part of
clock prescaler
Unused
3 Bit “fractional” part of
clock prescaler
4 Bit N-times clock
selection bits [3:0]
0
TCR
0x02
R/W
CKS
0x03
R/W
Tx 1x
Mode
Unused
Tx CLK
Select
BDOUT
on DTR
DTR 1x
Tx CLK
Rx 1x
Mode
Receiver
Clock Sel[1:0]
TTL
0x04
R/W
Transmtter Interrupt Trigger Level (0-127)
RTL
0x05
R/W
Unused
Receiver Interrupt Trigger Level (1-127)
FCL
0x06
R/W
Unused
Automatic Flow Control Lower Trigger Level (0-127)
FCH
0x07
R/W
Unused
Automatic Flow Control Higher Trigger level (1-127)
ID1
0x08
R
Hardwired ID byte 1 (0x16)
ID2
0x09
R
Hardwired ID byte 1 (0xC9)
ID3
0x0A
R
Hardwired ID byte 1 (0x50)
REV
0x0B
R
Hardwired revision byte (0x05)
CSR
0x0C
W
Writing 0x00 to this register will
reset the UART (Except the CKS and CKA registers)
9
th
Bit
SChar 4
SChar 3
SIN
wakeup
disable
Disable
FCR[6]
FCR[5]
FCR[4]
Unused
NMR
0x0D
R/W
Unused
9
th
Bit
9
th
Bit
SChar 2
DCD
Wakeup
disable
FCR[3]
9
th
Bit
SChar 1
Trailing
RI edge
disable
FCR[2]
9
th
-bit Int.
En.
DSR
Wakeup
disable
FCR[1]
9 Bit
Enable
CTS
Wakeup
disable
FCR[0]
Good
Data
Status
RxRdy
status
( R )
MDM
0x0E
R/W
0
0
Modem
Wakeup
RFC
GDS
0X0F
0X10
R
R
FCR[7]
DMS
0x11
R/W
Force
TxRdy
inactive
Force
RxRdy
inactive
Unused
TxRdy
status
( R )
PIDX
CKA
0x12
0x13
R
Hardwired Port Index ( 0x00 )
R/W
Unused
Invert
DTR
signal
Invert
internal
tx clock
Invert
internal
rx clock
Table 11: Indexed Control Register Set
Note 10: The SPR offset column indicates the value that must be written into SPR prior to reading / writing any of the Indexed Control Registers via ICR.
Offset values not listed in the table are reserved for future use and must not be used.
To read or write to any of the Indexed Controlled Registers use the following procedure:
Writing to ICR registers:
Ensure that the last value written to LCR was not 0xBF (reserved for 650 compatible register access value).
Write the desired offset to SPR (address 111b).
Write the desired value to ICR (address 101b).
相關(guān)PDF資料
PDF描述
OXFW900 IEEE1394 to ATA/ATAPI Native Bridge
OXFW900-TQ-A IEEE1394 to ATA/ATAPI Native Bridge
OXFW911 IEEE1394 to ATA/ATAPI Native Bridge
OXFW911-TQ-A IEEE1394 to ATA/ATAPI Native Bridge
OZ6812 ACPI CardBus Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
OXCB950-TQAG 功能描述:外圍驅(qū)動器與原件 - PCI 32 bit PC Card bridge to serial prt RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
OXCB950-TQC60-A 制造商:OXFORD 制造商全稱:OXFORD 功能描述:Integrated High Performance UART Cardbus / 3.3v PCI interface
OXCF950 制造商:OXFORD 制造商全稱:OXFORD 功能描述:low cost asynchronous 16-bit PC card or Compact Flash UART device
OXCF950_06 制造商:OXFORD 制造商全稱:OXFORD 功能描述:low cost asynchronous 16-bit PC card or Compact Flash UART device
OXCF950B 制造商:PLX 制造商全稱:PLX 功能描述:16-bit PC card/CF+ bridge to serial port