參數(shù)資料
型號(hào): SAA6713H
廠商: NXP Semiconductors N.V.
英文描述: XGA dual input flat panel controller
中文描述: 雙輸入的XGA液晶控制器
文件頁數(shù): 51/103頁
文件大?。?/td> 521K
代理商: SAA6713H
2004 Apr 05
51
Philips Semiconductors
Product specification
XGA dual input flat panel controller
SAA6713H
7.9
Input interface
The input interface selects video data either provided by
the ADCs, the TMDS
receiver or externally applied and
extracts the input picture for processing. The sample
window position and size is programmable, using vertical
and horizontal synchronization signals or the DVI data
enable signals as reference. Alternatively, the picture
generator can generate different test pictures with
programmable size and horizontal and vertical blanking
length.
All input interface programming registers are mapped to
the I
2
C-bus configuration register page 4.
7.9.1
I
NPUT SELECTION
The input source is selected by ext_select and dvi_select
(register II_CTRL, address 00H) as shown in Table 31. In
case of parallel RGB input, the R component has to be
provided at ports PA7 (MSB) to PA0 (LSB) in 8-bit format
(range 0 to 255), G and B component similarly at
ports PB7 to PB0andports PC7 to PC0,respectively.The
input source can only be changed in a functional reset
(see Section 7.3).
The clock signal edge used to sample the data inputs is
specified by ext_clk_edge. If ext_clk_edge is set to logic 1
data is sampled on the rising front-end clock edge;
otherwise on the falling front-end clock edge. If convert_2s
is set to logic 1 the incoming data is expected to be in
2s-complement form from
128 (80H) to +127 (7FH);
otherwise input data is treated as unsigned values from
0 to 255. Data from the internal ADCs is always in
2s-complement form.
To enable the input interface in_form_on has to be set to
logic 1; otherwise no data will be provided for processing.
If the picture generator is active, the input formatter will
always provide generated data.
Table 31
Input source selection; note 1
Note
1.
X = don’t care.
7.9.2
S
YNCHRONIZATION SIGNALS
The synchronization pulses are used to identify the frame
outline. The sync signals for the input interface are
provided by the sync distribution. The complete
description of sync switching options is given in
Section 7.5. If analog or parallel RGB input mode is used,
the vertical synchronization pulse (vsync) is connected to
pin VSYNC and the horizontal synchronization pulse
(hsync) to pin HSYNC. A composite synchronization
signal is connected to pin HSYNC. Pin VSYNC can then
serve as an output for the generated vertical
synchronization pulse. If TMDS
data is selected, the
synchronization pulses as well as a DE signal are taken
from the DVI data stream.
For DVI input, dvi_use_hsync defines whether the hsync
(dvi_use_hsync = 1) or DE signal (dvi_use_hsync = 0) is
used for reference purposes.
The polarities of hsync, vsync and the DE signal are
defined by vs_pol, hs_pol and dvi_de_pol. In case of
active HIGH polarity, the corresponding bit has to be set to
logic 1; otherwise to logic 0.
If sync_clk_edge is set to logic 1 all synchronization
signals are sampled with the rising front-end clock signal
edge; otherwise with falling edge.
If delay_vs is set to logic 1, the vsync is delayed in relation
to the hsync to prevent line jitter if both occur at the same
time, which is monitored by the mode detection.
7.9.3
D
EFINITION OF SAMPLE WINDOW
The sample window is defined by in_v_offset, in_h_offset,
in_v_length and in_h_length. The vertical offsets are
measured from the trailing edge of the vsync pulse. The
horizontal offsets are measured from either the first edge
of the hsync pulse if hsync_edge is set to logic 1, or the
second edge if hsync_edge is set to logic 0. Figure 12
shows the horizontal offset for the case hsync_edge is set
to logic 0. If a DE signal is applied instead of a hsync
signal,theleadingedgeshouldbeused(hsync_edge = 1).
If both offsets are set to value 0H, sampling will start with
the first pixel in the first line (see Fig.13).
The length defines width and height of the sampled frame.
The vertical sample offset and length are given in lines and
the horizontal offset and length are measured in pixels.
ext_select
dvi_select
INPUT SOURCE
1
0
0
X
1
0
parallel RGB
DVI encoded RGB
analog RGB
相關(guān)PDF資料
PDF描述
SAA7110 Digital Multistandard Colour Decoder(數(shù)字多標(biāo)準(zhǔn)彩色譯碼器)
SAA7111 Video Input Processor VIP
SAA7120H Digital video encoder
SAA7152 Digital Video Comb Filter DCF
SAA7184 Digital Video Encoders DENC2-M6
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SAA6713H/V1 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:XGA dual input flat panel controller
SAA6721 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:SXGA RGB to TFT graphics engine
SAA6721E 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:SXGA RGB to TFT graphics engine
SAA6750 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Encoder for MPEG2 image recording EMPIRE
SAA6750H 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Encoder for MPEG2 image recording EMPIRE