參數(shù)資料
型號: S1C88409D
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 8.8 MHz, MICROCONTROLLER, UUC108
封裝: DIE-108
文件頁數(shù): 21/250頁
文件大?。?/td> 1877K
代理商: S1C88409D
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁當(dāng)前第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁第212頁第213頁第214頁第215頁第216頁第217頁第218頁第219頁第220頁第221頁第222頁第223頁第224頁第225頁第226頁第227頁第228頁第229頁第230頁第231頁第232頁第233頁第234頁第235頁第236頁第237頁第238頁第239頁第240頁第241頁第242頁第243頁第244頁第245頁第246頁第247頁第248頁第249頁第250頁
S1C88409 TECHNICAL MANUAL
EPSON
107
CHAPTER 5: PERIPHERAL CIRCUITS AND OPERATION (Clock Timer)
TMD0–TMD7: Clock timer data (00FF51H)
The clock timer data (128 Hz–1 Hz) can be read.
Correspondence between TMD bit and frequency
is as follows:
TMD0: 128 Hz
TMD4: 8 Hz
TMD1: 64 Hz
TMD5: 4 Hz
TMD2: 32 Hz
TMD6: 2 Hz
TMD3: 16 Hz
TMD7: 1 Hz
Since TMD is read only, the writing operation is
invalid.
At initial reset, the timer data is set to "00H".
TMMD0–TMMD6: 60-second counter data
(00FF52HD0–D6)
The 60-second counter data can be read.
Correspondence between TMMD bit and data is as
follows:
TMMD6–TMMD4:
10 sec BCD data
TMMD3–TMMD0:
1 sec BCD data
When data is written to the TMMD register, it is
preset to the 60-second counter. At the same time,
the timer for 128 Hz to 1 Hz is also reset.
The counter is preset only when data is written to
the TMMD register. The register does not maintain
the preset data and returns to 0-second when the
counter overflows.
To prevent the counter from abnormal operation,
do not preset data without a range of 0 to 59
(BCD).
At initial reset, the counter data is set to "0".
TMRST: Clock timer reset (00FF50HD1)
Resets the clock timer.
When "1" is written: Clock timer reset
When "0" is written: No operation
Reading: Always "0"
The clock timer TMD and the 60S counter TMMD
are reset by writing "1" to TMRST. When the clock
timer is reset in RUN status, it restarts immedi-
ately after resetting. In the case of STOP status, the
reset data "00H" is maintained.
No operation results when "0" is written to TMRST.
TMRST is write only, and so it is always "0" at
reading.
TMRUN: Clock timer RUN/STOP control register
(00FF50HD0)
Controls RUN/STOP of the clock timer.
When "1" is written: RUN
When "0" is written: STOP
Reading: Valid
The clock timer starts counting by writing "1" to
the TMRUN register and stops by writing "0".
In STOP status, the count data is maintained until
the timer is reset or is set in the next RUN status.
Also, when STOP status changes to RUN status,
the data that was maintained can be used for
resuming the count.
At initial reset, the TMRUN register is set to "0"
(STOP).
PCTM0, PCTM1: Clock timer interrupt priority
register (00FF21HD2, D3)
Sets the priority level of the clock timer interrupt.
The PCTM register is the interrupt priority register
corresponding to the clock timer interrupt.
Table 5.11.3.2 shows the interrupt priority level
which can be set by this register.
Table 5.11.3.2 Interrupt priority level settings
PCTM1
1
0
Interrupt priority level
Level 3
Level 2
Level 1
Level 0
PCTM0
1
0
1
0
(IRQ3)
(IRQ2)
(IRQ1)
(None)
At initial reset, the PCTM register is set to "0"
(level 0).
ECTM32: Clock timer 32 Hz interrupt enable
register (00FF25HD3)
ECTM8: Clock timer 8 Hz interrupt enable
register (00FF25HD4)
ECTM2: Clock timer 2 Hz interrupt enable
register (00FF25HD5)
ECTM1: Clock timer 1 Hz interrupt enable
register (00FF25HD6)
ET60S: Clock timer 60S interrupt enable
register (00FF25HD7)
Enables or disables the interrupt generation to the
CPU.
When "1" is written: Interrupt is enabled
When "0" is written: Interrupt is disabled
Reading: Valid
ECTM32, ECTM8, ECTM2, ECTM1 and ET60S are
the interrupt enable registers corresponding to 32
Hz, 8 Hz, 2 Hz, 1 Hz and 60S interrupt factors.
Interrupt of the frequency in which the ECTM
register is set to "1" is enabled, and the others in
which the ECTM register is set to "0" are disabled.
At initial reset, the interrupt enable registers are all
set to "0" (interrupt is disabled).
相關(guān)PDF資料
PDF描述
S1C88816D 8-BIT, MROM, 8.2 MHz, MICROCONTROLLER, UUC164
S1C88832F0A0100 MICROCONTROLLER, PQFP128
S1C88848D0A0100 8-BIT, MROM, 8.2 MHz, MICROCONTROLLER, UUC192
S1C8F360F 8-BIT, FLASH, 8.2 MHz, MICROCONTROLLER, PQFP176
S1D13305F00B 640 X 256 PIXELS CRT CHAR OR GRPH DSPL CTLR, PQFP60
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
S1C88649 制造商:EPSON 制造商全稱:EPSON 功能描述:8-bit Single Chip Microcomputer
S1C88650 制造商:EPSON 制造商全稱:EPSON 功能描述:8-bit Single Chip Microcomputer
S1C88655 制造商:EPSON 制造商全稱:EPSON 功能描述:8-bit Single Chip Microcomputer
S1C88816 制造商:EPSON 制造商全稱:EPSON 功能描述:8-bit Single Chip Microcomputer
S1C88848 制造商:EPSON 制造商全稱:EPSON 功能描述:8-bit Single Chip Microcomputer