參數(shù)資料
型號: OX16PCI954-TQC60-A
廠商: Electronic Theatre Controls, Inc.
英文描述: Integrated Quad UART and PCI interface
中文描述: 綜合四UART和PCI接口
文件頁數(shù): 52/72頁
文件大小: 656K
代理商: OX16PCI954-TQC60-A
8.3
Data Sheet Revision 1.3
Page 52
OX16PCI954
OXFORD SEMICONDUCTOR LTD.
Configuration & Programming
The configuration registers for the local bus controller are
described in sections 6.4.3 & 6.4.4. The values of these
registers after reset allow the host systemto identify the
function and configure its base address registers.
Alternatively many of the default values can be re-
programmed during device initialisation through use of the
optional serial EEPROM(see section 10).
The I/O space block can be varied in size from4 bytes to
256 bytes (32 bytes is the default) by setting LT2[22:20]
accordingly. Varying the block size means that I/O space
can be allocated efficiently by the system whatever the
application.
The I/O block can then be divided into one, two or four
chip-select regions, depending on the setting in LT2[26:23].
To divide the area into four chip-select region, the user
should select the second uppermost non-zero address bit
as the Lower-Address-CS-decode. To divide into two
regions, the user should select the uppermost address bit.
If an address bit beyond the selected range is selected, the
entire I/O space is allocated to CS0# For example, if 32
bytes of I/O space are reserved, the active address lines
are A[4:0]. To divide this into four regions, the Lower
Address CS parameter should be set to A3, by
programmng the value ‘0001’ into LT2[26:23]. To select
two regions, choose A4, and to maintain one region, select
any value greater than A4.
In 8-bit mode, the memory space block is always 4K bytes,
and always divided into four chip-select regions of 1K byte
each.
In 32-bit mode, again the I/O space can be varied in size
from4 bytes to 256 bytes. It is also possible to increase the
memory space block size from4K bytes to 16K bytes. Also
in 32-bit mode, the Lower-Address-CS-Decode parameter
afftects division of the I/O space AND memory space into
chip-select regions.
A soft reset facility is provided so software can
independently reset the peripherals on the local bus. The
local bus reset signals, LBRST and LBRST# are always
active during a PCI bus reset and also when the
configuration register bit LT2[29] is set to 1.
The clock enable bit, when set, enables a copy of the PCI
bus clock output on the local bus pin LBCLK. A buffered
UART clock can also be asserted on the UART_Clk_Out
pin; this means that a single oscillator can be used to drive
serial ports on the local bus as well as the internal UARTs.
相關(guān)PDF資料
PDF描述
OX4240 OCXO
OX1040 OCXO
OX1041 OCXO
OX1042 OCXO
OX1140 OCXO
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
OX16PCI954-TQC60-A1 制造商:OXFORD 制造商全稱:OXFORD 功能描述:Integrated Quad UART and PCI interface
OX16PCI958 制造商:OXFORD 制造商全稱:OXFORD 功能描述:Octal UART with PCI Interface
OX16PCI958-PQAG 功能描述:外圍驅(qū)動(dòng)器與原件 - PCI Universal PCI bridge to octal serial port RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
OX-1700-BAE-107 制造商:VECTRON 制造商全稱:Vectron International, Inc 功能描述:Oven Controlled Crystal Oscillator
OX-1700-BAE-108 制造商:VECTRON 制造商全稱:Vectron International, Inc 功能描述:Oven Controlled Crystal Oscillator