
Memory Interface
2-7
2.4 Memory Interface
Important:
The length of all connections between the L64105 and
SDRAM on a PCB layout must be kept as short as
possible, must be matched in length and pin load, and the
pin load should be less than 50 pF.
SCSn
SDRAM Chip Select
The host asserts this signal to select the low address
SDRAM chip, the first 2 Mbytes of memory. The
recommended SDRAM size for the L64105 is:
Output
SCS1n
Second SDRAM Chip Select
The host asserts this signal to select the high address
SDRAM chip in systems that have more than
2 Mbytes of memory. The high address SDRAM chip
must have the same page size as the low address
SDRAM chip but does not have to have the same number
of pages.
Output
SDQM
SDRAM Control Pin
SDQM is an active HIGH output signal for the SDRAM
data control mask.
Output
SBA[11:0]
SDRAM Address Bus
The row/column multiplexed address bus for SDRAM
memory. The L64105’s microcontroller and the host
address SDRAM as if it were RAM. The Memory
Interface converts these addresses to SDRAM format.
Output
SCASn
SDRAM Column Address Select
The Memory Interface asserts this signal when the
SDRAM column address is on SBA[11:0].
Output
SRASn
SDRAM Row Address Select
The Memory Interface asserts this signal when the
SDRAM row address is on SBA[11:0].
Output
SBD[15:0]
SDRAM Data Bus
This 16-bit bidirectional data bus is directly connected to
1M x 16 SDRAM(s) for buffering channel data and
reconstructed pictures.
Bidirectional
2048
512
16 bits
×
×