
4-26
Register Descriptions
Figure 4.31
Registers 96–98 (0x060–0x062) Video ES Channel Buffer Write Address
[19:0]
These registers contain the current write pointer address of the Video ES
channel buffer. The LSB should be read first. since this captures the next
significant byte and MSB in Registers 97 and 98. These should then be
read immediately to ensure that the correct captured value is read. When
set, the most significant bit (bit 3 of Register 98) indicates that the write
pointer has wrapped around from the end address to the start address
of the buffer.
Figure 4.32
Registers 99–101 (0x063–0x065) Audio ES Channel Buffer Write Address
[19:0]
These registers contain the current write pointer address of the Audio ES
channel buffer. The LSB should be read first. since this captures the next
significant byte and MSB in Registers 100 and 101. These should then
be read immediately to ensure that the correct captured value is read.
When set, the most significant bit (bit 3 of Register 101) indicates that
the write pointer has wrapped around from the end address to the start
address of the buffer.
7
4
3
1
Reg. 96
LSB
Video ES Channel Buffer Write Address [7:0]
Read Only
Reg. 97
Video ES Channel Buffer Write Address [15:8]
Read Only
Reg. 98
MSB
Reserved
Video ES Channel Buffer Write Address [19:16]
Read Only
7
4
3
0
Reg. 99
LSB
Audio ES Channel Buffer Write Address [7:0]
Read Only
Reg. 100
Audio ES Channel Buffer Write Address [15:8]
Read Only
Reg. 101
MSB
Reserved
Audio ES Channel Buffer Write Address [19:16]
Read Only