參數(shù)資料
型號: AK61584
廠商: Asahi Kasei Microsystems Co.,Ltd
元件分類: 圓形連接器
英文描述: Circular Connector; No. of Contacts:55; Series:MS27484; Body Material:Aluminum; Connecting Termination:Crimp; Connector Shell Size:16; Circular Contact Gender:Socket; Circular Shell Style:Straight Plug; Insert Arrangement:16-35 RoHS Compliant: No
中文描述: 雙低功耗的T1/E1線路接口
文件頁數(shù): 26/38頁
文件大?。?/td> 364K
代理商: AK61584
ASAHI KASEI
[AK61584]
0185-E-00 98/04
JTAG Instructions and Instruction Register
(IR)
The instruction register (2 bits) allows the instruction
to be shifted into the circuit. The instruction is
used to select the test to be performed or the data
register to be accessed or both. The valid instructions
are (LSB shifted in first):
IR CODE
00
01
11
INSTRUCTION
EXTEST
SAMPLE/PRELOAD
BYPASS
EXTEST Instruction: The EXTEST instruction
allows testing of off-chip circuitry and board-level
interconnect. EXTEST connects the BSR to J_TDI
and J_TDO. The normal path between the
AK61584 logic and it's IO pins is broken; the sig-
nals on the output pins are loaded from the BSR; the
signals on the input pins are loaded into the BSR.
SAMPLE/PRELOAD
SAMPLE/PRE-LOAD instructions allows scanning of
the boundary-scan register without interfering with the
operation of the AK61584. This instruction connects
the BSR to J_TDI and J_TDO. The normal path be-
tween the AK61584 logic and its IO pins is main-
tained; the signals on those IO pins is maintained; the
signals on those 10 pins are loaded into the BSR. Addi-
tionally, this instruction can be used to latch values
into the digital output pins.
Instruction:
The
BYPASS Instruction: The BYPASS instruction
connects the minimum length, Bypass register
between J_TDI and J_TDO, and allows data to
be shifted in the shift-DR controller state.
Internal Testing Considerations
Note that the INTEST instruction is not supported be-
cause of the difficulty of performing significant internal
tests using JTAG. The most complete internal test
would involve inputting digital data on pins TCLK,
TPOS, TNEG, activating local loopback#2, and
reading that same data out on pins RCLK, RPOS
and RNEG. This test would include the full
transmit path, the full receive path, and optionally, the
jitter attenuator, and provides excellent test coverage of
the functional blocks. However, this test is diffi-
cult to implement for two reasons.
First, TCLK and REFCLK must be clocked at specific
frequencies, e.g., T1/E1+/-200 ppm for TCLK. If
these frequency requirements are not met, the per-
formance of the transmitter, clock recovery circuit
and jitter attenuator is not guaranteed. If would be
difficult with JTAG to toggle the TCLK input at the
required rate.
Second, the loopback path includes two asynchronous
blocks, clock recovery and jitter attenuator. Therefore,
the exact time delay for a TPOS-input appearing on
RPOS-output is variable, making output signature
correlation difficult.
The one test that could be easily performed using an ar-
bitrary clock rate on TCLK and REFCLK is local
loopback#1, with jitter attenuator disabled. However,
that test provides such limited fault coverage, that is
only useful in determining if the device had been
catastrophically destroyed. Alternatively, catastrophic
destrucion of the IC and/or surrounding board traces
can be detected using EXTEST. Therefore, the IN-
TEST instruction was viewed as providing little
significant incremental testing capability, while ad-
ding to product complexity, and was not included in
the AK61584.
JTAG TAP Controller
Figure 20 shows the state diagram for the TAP state
machine. A description of each state follows. Note
that the figure contains two main branches to access
either the data or instruction registers. The value
shown next to each state transition in this figure is
the value present at J_TMS at each rising edge of
J_TCK.
相關(guān)PDF資料
PDF描述
AK6416A 16Kbit Serial CMOS EEPROM
AK6416AM 16Kbit Serial CMOS EEPROM
AK6416C 16Kbit Serial CMOS EEPROM
AK6416CH 16Kbit Serial CMOS EEPROM
AK6416CM 16Kbit Serial CMOS EEPROM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AK616-.5 功能描述:CABLE AUDIO CD-ROM 3-FOLD .5M RoHS:否 類別:電纜組件 >> 矩形 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 連接器類型:插頭至插頭 位置數(shù):30 行數(shù):2 間距 - 連接器:0.100"(2.54mm) 間距 - 線纜:0.050"(1.27mm) 長度:1.50'(457.20mm) 特點(diǎn):電極標(biāo)記 顏色:多色,帶狀 屏蔽:無屏蔽 使用:- 電纜端接:IDC 觸點(diǎn)表面涂層:金 觸點(diǎn)涂層厚度:30µin(0.76µm)
AK6161024D 制造商:ACCUTEK 制造商全稱:ACCUTEK MICROCIRCUIT CORPORATION 功能描述:65,536 x 32 Bit CMOS/BiCMOS Static Random Access Memory
AK6161024G 制造商:ACCUTEK 制造商全稱:ACCUTEK MICROCIRCUIT CORPORATION 功能描述:32,768 x 32 Bit CMOS/BiCMOS Static Random Access Memory
AK6161024S 制造商:ACCUTEK 制造商全稱:ACCUTEK MICROCIRCUIT CORPORATION 功能描述:65,536 x 32 Bit CMOS/BiCMOS Static Random Access Memory
AK6161024W 制造商:ACCUTEK 制造商全稱:ACCUTEK MICROCIRCUIT CORPORATION 功能描述:65,536 x 32 Bit CMOS/BiCMOS Static Random Access Memory