參數(shù)資料
型號: AD9549A/PCBZ
廠商: Analog Devices Inc
文件頁數(shù): 50/76頁
文件大?。?/td> 0K
描述: BOARD EVALUATION FOR AD9549A
設(shè)計(jì)資源: AD9549 Schematics
AD9549 Gerber Files
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時(shí),時(shí)鐘發(fā)生器
嵌入式:
已用 IC / 零件: AD9549A
主要屬性: 8 kHz ~ 750 MHz 輸入
次要屬性: 差分輸出
已供物品:
AD9549
Rev. D | Page 54 of 76
Register 0x0011—Reserved
Register 0x0012—Reset (Autoclear)
To reset the entire chip, the user can also use the (nonself-clearing) soft reset bit in Register 0x0000. Except for IRQ reset, the user normally
would not need to use this bit. However, if the user attempts to lock the loop for the first time when no signal is present, the user should
write 1 to Bits[4:0] of this register before attempting to lock the loop again.
Table 18.
Bits
Bit Name
Description
7
History reset
Setting this bit clears the FTW monitor and pipeline.
6
Reserved
Reserved.
5
IRQ reset
Clear IRQ signal and IRQ status monitor.
4
FPFD reset
Fine phase frequency detector reset.
3
CPFD reset
Coarse phase frequency detector reset.
2
LF reset
Loop filter reset.
1
CCI reset
Cascaded comb integrator reset.
0
DDS reset
Direct digital synthesis reset.
Register 0x0013—Reset (Continued) (Not Autoclear)
Table 19.
Bits
Bit Name
Description
7
PD fund DDS
Setting this bit powers down the DDS fundamental output but does not power down the spurs. It is used
during tuning of the spur killer circuit.
3
S-div/2 reset
Asynchronous reset for S prescaler.
2
R-div/2 reset
Asynchronous reset for R prescaler.
1
S-divider reset
Synchronous (to S-divider prescaler output) reset for integer divider.
0
R-divider reset
Synchronous (to R-divider prescaler output) reset for integer divider.
SYSTEM CLOCK (REGISTER 0x0020 TO REGISTER 0x0023)
Register 0x0020—N-Divider
Table 20.
Bits
Bit Name
Description
[4:0]
N-divider
These bits set the feedback divider for system clock PLL. There is a fixed/2 preceding this block, as well as
an offset of 2 added to this value. Therefore, setting this register to 00000 translates to an overall feedback
divider ratio of 4. See Figure 43.
Register 0x0021—Reserved
Register 0x0022—PLL Parameters
Table 21.
Bits
Bit Name
Description
7
VCO auto range
Automatic VCO range selection. Enabling this bit allows Bit 2 of this register to be set automatically.
[6:4]
Reserved
3
2× reference
Enables a frequency doubler prior to the SYSCLK PLL and can be useful in reducing jitter induced by the
SYSCLK PLL. See Figure 42.
2
VCO range
Select low range or high range VCO.
0 = low range (700 MHz to 810 MHz).
1 = high range (900 MHz to 1000 MHz). For system clock settings between 810 MHz and 900 MHz, use the
VCO Auto Range (Bit 7) to set the correct VCO range automatically.
[1:0]
Charge pump current
Charge pump current.
00 = 250 μA.
01 = 375 μA.
10 = off.
11= 125 μA.
相關(guān)PDF資料
PDF描述
ESC05DRTS-S734 CONN EDGECARD 10POS DIP .100 SLD
MAX6250BEPA+ IC VREF SERIES BURIED ZNR 8-PDIP
MAX6133A30+T IC VREF SERIES PREC 3V 8-UMAX
MAX6133A41+T IC VREF SERIES PREC 4.096V 8UMAX
MAX6133A50+T IC VREF SERIES PREC 5V 8-UMAX
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9549BCPZ 制造商:Analog Devices 功能描述:
AD9549BCPZ-REEL7 制造商:Analog Devices 功能描述:PLL CLOCK SYNTHESIZER SGL 64LFCSP EP - Tape and Reel
AD9549BCPZ-TR 制造商:Analog Devices 功能描述:650MHZ DDS CLK GEN W/SYNCH REEL - Tape and Reel
AD9549XCPZ 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Input Network Clock Generator/Synchronizer
AD9550 制造商:AD 制造商全稱:Analog Devices 功能描述:Integer-N Clock Translator for Wireline Communications