參數資料
型號: T7234
英文描述: Compliance with the New ETSI PSD Requirement
中文描述: 符合新的ETSI PSD的要求
文件頁數: 31/116頁
文件大?。?/td> 1056K
代理商: T7234
Data Sheet
January 1998
T7256 Single-Chip NT1 (SCNT1) Transceiver
Lucent Technologies Inc.
27
Microprocessor Interface Description
(continued)
Registers
(continued)
Table 9. TDM Bus Timing Control (Address 05h)
Bits 0—4 are enabled only if TDMEN = 0 (register GR2, bit 5) and one or more of bits DFR1[2:7] are set to 0.
Reg
TDR0
R/W
R/W
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
FSP
1
Bit 2
FSC2
1
Bit 1
FSC1
1
Bit 0
FSC0
1
Default State on RESET
Register
TDR0
Bit
2—0
Symbol
FSC[2:0]
Name/Description
Frame Strobe (FS) Control.
Selects location of strobe envelope within
TDM bus time slots.
000—S/T-interface 2B+D channel strobe (18-bit envelope).
001—U-interface 2B+D channel strobe (18-bit envelope).
010—S/T-interface B2 channel strobe (8-bit envelope).
011—U-interface B2 channel strobe (8-bit envelope).
100—S/T-interface D channel strobe (2-bit envelope).
101—U-interface D channel strobe (2-bit envelope).
110—S/T-interface B1 channel strobe (8-bit envelope).
111—U-interface B1 channel strobe (8-bit envelope) (default).
Frame Strobe (FS) Polarity.
0—Active-low envelope.
1—Active-high envelope (default).
TDR0
3
FSP
相關PDF資料
PDF描述
T7234A Compliance with the New ETSI PSD Requirement
T7237A Compliance with the New ETSI PSD Requirement
T7256A Compliance with the New ETSI PSD Requirement
T7288 CEPT/E1 Line Interface(CEPT/E1 線接口)
T7290A DS1/T1/CEPT/E1 Line Interface(DS1/T1/CEPT/E1 線接口)
相關代理商/技術參數
參數描述
T7234A 制造商:AGERE 制造商全稱:AGERE 功能描述:Compliance with the New ETSI PSD Requirement
T7237 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Compliance with the New ETSI PSD Requirement
T7237A 制造商:AGERE 制造商全稱:AGERE 功能描述:Compliance with the New ETSI PSD Requirement
T7240 制造商:TE Connectivity 功能描述:
T7-241A5 功能描述:撥動開關 ON NONE OFF 2 Pole Standard Bat Handle RoHS:否 制造商:OTTO 觸點形式: 開關功能: 電流額定值: 電壓額定值 AC: 電壓額定值 DC: 功率額定值: 端接類型: 安裝風格: 端子密封: 觸點電鍍: 照明: