參數(shù)資料
型號: MC92603VF
廠商: Freescale Semiconductor
文件頁數(shù): 46/126頁
文件大?。?/td> 0K
描述: IC TXRX ETH QUAD GIG 256-MAPBGA
標準包裝: 1
類型: 收發(fā)器
驅(qū)動器/接收器數(shù): 4/4
規(guī)程: 千兆位以太網(wǎng)
電源電壓: 4.5 V ~ 5.5 V
安裝類型: 表面貼裝
封裝/外殼: 256-LBGA
供應商設備封裝: 256-MAPBGA
包裝: 托盤
Transmitter
MC92603 Quad Gigabit Ethernet Transceiver Reference Manual, Rev. 1
2-4
Freescale Semiconductor
2.3
Transmitter Interface Configuration
The transmitter may operate in one of eight data interface configurations as shown in Table 2-2. The
compatibility configuration pin, COMPAT, establishes operation in either the backplane applications mode
or the Ethernet compatible mode. The 10-bit interface enable, TBIE, configuration input, determines if the
internal 8B/10B encoder will be used with uncoded input data or bypassed for a pre-encoded (coded) input
data. When the DDR configuration pin is enabled, it reduces the interface from an 8-/10-bit single data rate
interface to a 4-/5-bit double data rate interface.
The configuration signals, COMPAT and TBIE, also affect the receiver’s configuration.
Transmit data is sampled and stored in the input FIFO on the rising edge (single data rate) of the
appropriate transmit clock, if DDR is low, or both edges (double data rate) of the transmit clock if DDR is
high. The FIFO accepts data to be transmitted and synchronizes it to the internal clock domain.
The 8B/10B encoder takes an 8-bit data/control from the input register and encodes it into 10-bit
transmission characters. The fibre channel 8B/10B coding standard is followed [1,2]. A detailed
TST_1, TST_0
Test mode config inputs
Decoded to define various test modes (see
for details)
Input
MEDIA
Media impedance select
Indicates the impedance of the transmission media.
Low indicates 50
and high indicates 75 .
Input
XLINK_x_N/
XLINK_x_P
Link serial transmit data
Differential serial transmit data output pads
Output
Internal Signals
rx_clock
High-speed transceiver
clock
Internal, differential high speed clock used to
transmit and receive link data
Input
repeat_data
Received repeat data
Repeater mode, received data to re-transmit
Input
loop_back_data
Loopback data
Differential loopback transmit data
Output
auto_neg_enable
Auto-negotiation enable
Auto-negotiate is enabled if this signal is high and in
GMII mode
Input
High
Table 2-2. MC92603 Data Interface Modes
Data Interface Mode
COMPAT
TBIE
DDR
Backplane 8-bit uncoded data
Low
Backplane (4-bit reduced interface) uncoded data
Low
High
Backplane 10-bit coded data
Low
High
Low
Backplane (5-bit reduced interface) coded data
Low
High
Ethernet compatible GMII
High
Low
Ethernet compatible RGMII
High
Low
High
Ethernet compatible TBI
High
Low
Ethernet compatible RTBI
High
Table 2-1. MC92603 Transmitter Interface Signals (continued)
Signal Name
Description
Function
Direction
Active
State
相關PDF資料
PDF描述
MC92604VM IC ETH TXRX DUAL GIG 196-MAPBGA
MC92604ZT IC TXRX ETH DUAL GIG 196-MAPBGA
MCP2120T-I/SL IC ENCODR/DECODR 2.5V IR 14-SOIC
MCP2122-E/P IC ENCODER/DECODER IRDA 8-DIP
MCP2122T-E/SNG IC ENCODER/DECODR INFRARED 8SOIC
相關代理商/技術(shù)參數(shù)
參數(shù)描述
MC92603VM 功能描述:IC ETH TXRX QUAD GIG 256-MAPBGA RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應商設備封裝:16-SOIC 包裝:帶卷 (TR)
MC92604VM 功能描述:IC ETH TXRX DUAL GIG 196-MAPBGA RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 標準包裝:1,000 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:3 V ~ 5.5 V 安裝類型:表面貼裝 封裝/外殼:16-SOIC(0.295",7.50mm 寬) 供應商設備封裝:16-SOIC 包裝:帶卷 (TR)
MC92604ZT 功能描述:IC TXRX ETH DUAL GIG 196-MAPBGA RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:25 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:4.5 V ~ 5.5 V 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應商設備封裝:16-PDIP 包裝:管件
MC92610 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Quad 3.125 Gbaud SERDES
MC92610VF 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:Quad 3.125 Gbaud SERDES