參數(shù)資料
型號: CN8223EPF
英文描述: ATM/SONET TRANSCEIVER|CMOS|QFP|160PIN|PLASTIC
中文描述: 的ATM / SONET的收發(fā)器|的CMOS | QFP封裝| 160PIN |塑料
文件頁數(shù): 36/161頁
文件大?。?/td> 1865K
代理商: CN8223EPF
next operation. Therefore, the low byte of a word address should be read first,
then the high byte, to prevent loss of data. When SEL8BIT is low, the interface is
configured with a 16-bit bus.
2.0 Functional Description
CN8223
2.1 Microprocessor Interface
ATM Transmitter/Receiver with UTOPIA Interface
2-2
Conexant
100046D
2.1 Microprocessor Interface
All control and status functions are provided via a direct microprocessor
interface. Address maps for the microprocessor are given in
Chapter 3.0
. There
are two types of address spaces:
Read and write control registers
Read-only status registers and counters
Write operations are fully decoded. Write operations to undefined addresses have
no effect. Read operations from undefined addresses have undefined results.
The microprocessor interface to the CN8223 consists of 31 pins (detailed in
Table 1-2
). The CN8223 connects to the microprocessor as if it were clocked
RAM memory. For timing diagram details, see
Section 4.3.1
.
2.1.1 8/16-Bit Interface
The CN8223 supports an 8-bit or 16-bit microprocessor interface. To select the
8-bit data bus, connect the SEL8BIT pin to VCC. This configures all control and
status registers in the part for byte-wide operation. Byte addressing is
accomplished by using the D15 pin as the byte high/low select. When D15 is low,
the low byte of the addressed register is read or written, and the high byte is
unaffected. When D15 is high, the high byte of the addressed register is read or
written, and the low byte is unaffected. When reading register locations, the high
byte of the addressed location is internally latched so that it can be read in the
2.1.2 Interrupts
The CN8223 is designed for an interrupt-driven environment. After initialization,
status events, error events, and counter overflows generate interrupts that run
appropriate interrupt service routines.
Two active-low interrupt pins are provided for the microprocessor interface.
STAT_INT provides interrupts for all status and error conditions. DL_INT
provides interrupts for the Far End Alarm Control (FEAC) channel contained in
the internal DS3 framer and for the internal High-Level Data Link Control
(HDLC) formatter used for various data links. Both interrupt pins are configured
as open drain to facilitate external wire-OR connections.
Each interrupt source has a bit in an interrupt enable register and in an
interrupt status register. This allows the microprocessor to control which
conditions cause interrupts and to determine the source of the interrupt. The
status registers are described in
Chapter 3.0
.
NOTE:
Receiver interrupts will not function if the receive clock is not active. For
example, if losing the signal to the line interface causes the receive clock
recovery circuit to be disabled, the CN8223 will not respond to an LOS
interrupt.
相關(guān)PDF資料
PDF描述
CN8332EXF PCM Transceiver
CN8333EXF PCM Transceiver
CN8394KTF Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
CN8398KBG Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
CN8398KPF Ultraframer DS3/E3/DS2/E2/DS1/E1/DS0
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CN8292-000 制造商:TE Connectivity 功能描述:222K174-25/225-0-CS8000 制造商:TE Connectivity 功能描述:222K174-25/225-0-CS8000 - Bulk
CN8293-000 功能描述:電纜固定件和配件 RoHS:否 制造商:Heyco 類型:Cable Grips, Liquid Tight 材料:Nylon 顏色:Black 安裝方法:Cable 最大光束直徑:11.4 mm 抗拉強(qiáng)度:
CN8299-000 制造商:TE Connectivity 功能描述:TE3000-MEDIA-SENSOR - Bulk 制造商:TE Connectivity 功能描述:TTC-PRINTER-2000/3000-MEDIA SENSOR
CN8330 制造商:CONEXANT 制造商全稱:CONEXANT 功能描述:DS3/E3 Framer with 52 Mbps HDLC Controller
CN8330EPD 制造商:CONEXANT 制造商全稱:CONEXANT 功能描述:DS3/E3 Framer with 52 Mbps HDLC Controller