參數(shù)資料
型號: BX805573060
廠商: INTEL CORP
元件分類: 微控制器/微處理器
英文描述: 64-BIT, 2400 MHz, MICROPROCESSOR, CBGA775
封裝: LGA-775
文件頁數(shù): 21/102頁
文件大?。?/td> 2428K
代理商: BX805573060
Dual-Core Intel Xeon Processor 3000 Series Datasheet
25
Electrical Specifications
2.7
Signaling Specifications
Most processor Front Side Bus signals use Gunning Transceiver Logic (GTL+) signaling
technology. This technology provides improved noise margins and reduced ringing
through low voltage swings and controlled edge rates. Platforms implement a
termination voltage level for GTL+ signals defined as VTT. Because platforms implement
separate power planes for each processor (and chipset), separate VCC and VTT supplies
are necessary. This configuration allows for improved noise tolerance as processor
frequency increases. Speed enhancements to data and address busses have caused
signal integrity considerations and platform design methods to become even more
critical than with previous processor families.
The GTL+ inputs require a reference voltage (GTLREF) which is used by the receivers to
determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the
motherboard (see Table 2-15 for GTLREF specifications). Termination resistors (RTT) for
GTL+ signals are provided on the processor silicon and are terminated to VTT. Intel
chipsets will also provide on-die termination, thus eliminating the need to terminate the
bus on the motherboard for most GTL+ signals.
2.7.1
FSB Signal Groups
The front side bus signals have been combined into groups by buffer type. GTL+ input
signals have differential input buffers, which use GTLREF[1:0] as a reference level. In
this document, the term “GTL+ Input” refers to the GTL+ input group as well as the
GTL+ I/O group when receiving. Similarly, “GTL+ Output” refers to the GTL+ output
group as well as the GTL+ I/O group when driving.
With the implementation of a source synchronous data bus comes the need to specify
two sets of timing parameters. One set is for common clock signals which are
dependent upon the rising edge of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second
set is for the source synchronous signals which are relative to their respective strobe
lines (data and address) as well as the rising edge of BCLK0. Asychronous signals are
still present (A20M#, IGNNE#, etc.) and can become active at any time during the
clock cycle. Table 2-8 identifies which signals are common clock, source synchronous,
and asynchronous.
Table 2-8.
FSB Signal Groups (Sheet 1 of 2)
Signal Group
Type
Signals1
GTL+ Common
Clock Input
Synchronous to
BCLK[1:0]
BPRI#, DEFER#, RESET#, RS[2:0]#, TRDY#
GTL+ Common
Clock I/O
Synchronous to
BCLK[1:0]
ADS#, BNR#, BPM[5:0]#, BR0#, DBSY#, DRDY#, HIT#, HITM#,
LOCK#
GTL+ Source
Synchronous I/O
Synchronous to
assoc. strobe
Signals
Associated Strobe
REQ[4:0]#, A[16:3]#3
ADSTB0#
A[35:17]#3
ADSTB1#
D[15:0]#, DBI0#
DSTBP0#, DSTBN0#
D[31:16]#, DBI1#
DSTBP1#, DSTBN1#
D[47:32]#, DBI2#
DSTBP2#, DSTBN2#
D[63:48]#, DBI3#
DSTBP3#, DSTBN3#
相關(guān)PDF資料
PDF描述
BX80562X3210SLACU 64-BIT, 266 MHz, MICROPROCESSOR, PBGA775
BX80616I5660SLBLV 64-BIT, 133 MHz, MICROPROCESSOR, PBGA1156
BXA10-48D15-S DC to DC Converter
BXA10-48S05 EMI FILTER INCLUDING ESD PROTECTION
BXA10-48S05-S 8 line low capacitance EMI filter and ESD protection
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
BX80557430SL9XN 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel?? Celeron?? Processor 400 Series
BX80557440 S L9XL 制造商:Intel 功能描述:MPU Celeron
BX80557E1500 制造商:Intel 功能描述:INTEL CELERON PROCESSOR E15002.2GHZ 800MHZ FSB 512KB L2
BX80557E1500 S LAQZ 制造商:Intel 功能描述:INTEL CELERON PROCESSOR FAMILY E1500, 2.2 GHZ CPU SPEED
BX80557E1600 制造商:Intel 功能描述:INTEL CELERON PROCESSOR E16002.4GHZ 800MHZ FSB 512KB L2