參數(shù)資料
型號: μPD45128441
廠商: NEC Corp.
英文描述: 128M-bit Synchronous DRAM(128M 同步DRAM)
中文描述: 128兆位同步DRAM(128M的同步DRAM)的
文件頁數(shù): 18/84頁
文件大小: 693K
代理商: ΜPD45128441
Preliminary Data Sheet
18
μ
PD45128441, 45128841, 45128163
(3/3)
Current state
/CS /RAS /CAS /WE
Address
Command
Action
Notes
Write recovering
H
×
×
×
×
DESL
Nop
Enter row active after t
DPL
L
H
H
H
×
NOP
Nop
Enter row active after t
DPL
L
H
H
L
×
BST
Nop
Enter row active after t
DPL
L
H
L
H
BA, CA, A10
READ/READA
Start read, Determine AP
8
L
H
L
L
BA, CA, A10
WRIT/WRITA
New write, Determine AP
L
L
H
H
BA, RA
ACT
ILLEGAL
3
L
L
H
L
BA, A10
PRE/PALL
ILLEGAL
3
L
L
L
H
×
REF/SELF
ILLEGAL
L
L
L
L
Op-Code
MRS
ILLEGAL
Write recovering
H
×
×
×
×
DESL
Nop
Enter precharge after t
DPL
with auto precharge
L
H
H
H
×
NOP
Nop
Enter precharge after t
DPL
L
H
H
L
×
BST
Nop
Enter precharge after t
DPL
L
H
L
H
BA, CA, A10
READ/READA
ILLEGAL
3, 8
L
H
L
L
BA, CA, A10
WRIT/WRITA
ILLEGAL
3
L
L
H
H
BA, RA
ACT
ILLEGAL
3
L
L
H
L
BA, A10
PRE/PALL
ILLEGAL
L
L
L
H
×
REF/SELF
ILLEGAL
L
L
L
L
Op-Code
MRS
ILLEGAL
Refreshing
H
×
×
×
×
DESL
Nop
Enter idle after t
RC
L
H
H
×
×
NOP/BST
Nop
Enter idle after t
RC
L
H
L
×
×
READ/WRIT
ILLEGAL
L
L
H
×
×
ACT/PRE/PALL
ILLEGAL
L
L
L
×
×
REF/SELF/MRS
ILLEGAL
Mode register
H
×
×
×
×
DESL
Nop
Enter idle after t
RSC
accessing
L
H
H
H
×
NOP
Nop
Enter idle after t
RSC
L
H
H
L
×
BST
ILLEGAL
L
H
L
×
×
READ/WRIT
ILLEGAL
L
L
×
×
×
ACT/PRE/PALL/
REF/SELF/MRS
ILLEGAL
Notes 1.
All entries assume that CKE was active (High level) during the preceding clock cycle.
If all banks are idle, and CKE is inactive (Low level),
μ
PD45128xxx will enter Power down mode.
All input buffers except CKE will be disabled.
Illegal to bank in specified states; Function may be legal in the bank indicated by Bank Address (BA),
depending on the state of that bank.
If all banks are idle, and CKE is inactive (Low level),
μ
PD45128xxx will enter Self refresh mode. All input
buffers except CKE will be disabled.
Illegal if t
RCD
is not satisfied.
Illegal if t
RAS
is not satisfied.
Must satisfy burst interrupt condition.
Must satisfy bus contention, bus turn around, and/or write recovery requirements.
Must mask preceding data which don't satisfy t
DPL
.
Illegal if t
RRD
is not satisfied.
2.
3.
4.
5.
6.
7.
8.
9.
10.
Remark
H = High level, L = Low level,
×
= High or Low level (Don’t care), V = Valid data
相關(guān)PDF資料
PDF描述
μPD4516161A 16M-bit Synchronous DRAM(16M 同步動態(tài)RAM)
μPD4516421A 16M-bit Synchronous DRAM(16M 同步動態(tài)RAM)
μPD4516821A 16M-bit Synchronous DRAM(16M 同步動態(tài)RAM)
μPD45256163 256M-Bit Synchronous DRAM(256M 同步 動態(tài)RAM)
μPD45256441 256M-Bit Synchronous DRAM(256M 同步 動態(tài)RAM)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PD45128441G5 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M-bit Synchronous DRAM 4-bank, LVTTL WTR (Wide Temperature Range)
PD45128441G5-A10I-9JF 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M-bit Synchronous DRAM 4-bank, LVTTL WTR (Wide Temperature Range)
PD45128441G5-A10LI-9JF 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M-bit Synchronous DRAM 4-bank, LVTTL WTR (Wide Temperature Range)
PD45128441G5-A10LT-9JF 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M-bit Synchronous DRAM 4-bank, LVTTL WTR (Wide Temperature Range)
PD45128441G5-A10T-9JF 制造商:ELPIDA 制造商全稱:Elpida Memory 功能描述:128M-bit Synchronous DRAM 4-bank, LVTTL WTR (Wide Temperature Range)