
2001 Microchip Technology Inc.
DS30292C-page 15
PIC16F87X
2.2.2
SPECIAL FUNCTION REGISTERS
The Special Function Registers are registers used by
the CPU and peripheral modules for controlling the
desired operation of the device. These registers are
implemented as static RAM. A list of these registers is
given in Table 2-1.
The Special Function Registers can be classified into
two sets: core (CPU) and peripheral. Those registers
associated with the core functions are described in
detail in this section. Those related to the operation of
the peripheral features are described in detail in the
peripheral features section.
TABLE 2-1:
SPECIAL FUNCTION REGISTER SUMMARY
Address
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Value on:
POR,
BOR
Details
on
page:
Bank 0
00h
(3)
01h
02h
(3)
03h
(3)
04h
(3)
05h
06h
07h
08h
(4)
09h
(4)
0Ah
(1,3)
0Bh
(3)
0Ch
0Dh
0Eh
0Fh
10h
11h
12h
13h
14h
15h
16h
17h
18h
19h
1Ah
1Bh
1Ch
1Dh
1Eh
1Fh
Legend:
INDF
TMR0
PCL
STATUS
FSR
PORTA
PORTB
PORTC
PORTD
PORTE
PCLATH
INTCON
PIR1
PIR2
TMR1L
TMR1H
T1CON
TMR2
T2CON
SSPBUF
SSPCON
CCPR1L
CCPR1H
CCP1CON
RCSTA
TXREG
RCREG
CCPR2L
CCPR2H
CCP2CON
ADRESH
ADCON0
x
= unknown,
u
= unchanged,
q
= value depends on condition, - = unimplemented, read as '0', r = reserved.
Shaded locations are unimplemented, read as
‘
0
’
.
Note 1:
The upper byte of the program counter is not directly accessible. PCLATH is a holding register for the PC<12:8> whose
contents are transferred to the upper byte of the program counter.
2:
Bits PSPIE and PSPIF are reserved on PIC16F873/876 devices; always maintain these bits clear.
3:
These registers can be addressed from any bank.
4:
PORTD, PORTE, TRISD, and TRISE are not physically implemented on PIC16F873/876 devices; read as
‘
0
’
.
5:
PIR2<6> and PIE2<6> are reserved on these devices; always maintain these bits clear.
Addressing this location uses contents of FSR to address data memory (not a physical register)
Timer0 Module Register
Program Counter (PC) Least Significant Byte
IRP
RP1
RP0
TO
Indirect Data Memory Address Pointer
—
—
PORTA Data Latch when written: PORTA pins when read
PORTB Data Latch when written: PORTB pins when read
PORTC Data Latch when written: PORTC pins when read
PORTD Data Latch when written: PORTD pins when read
—
—
—
—
—
—
—
Write Buffer for the upper 5 bits of the Program Counter
GIE
PEIE
T0IE
INTE
PSPIF
(3)
ADIF
RCIF
TXIF
—
(5)
—
EEIF
Holding register for the Least Significant Byte of the 16-bit TMR1 Register
Holding register for the Most Significant Byte of the 16-bit TMR1 Register
—
—
T1CKPS1
T1CKPS0
Timer2 Module Register
—
TOUTPS3
TOUTPS2
TOUTPS1
Synchronous Serial Port Receive Buffer/Transmit Register
WCOL
SSPOV
SSPEN
CKP
Capture/Compare/PWM Register1 (LSB)
Capture/Compare/PWM Register1 (MSB)
—
—
CCP1X
CCP1Y
SPEN
RX9
SREN
CREN
USART Transmit Data Register
USART Receive Data Register
Capture/Compare/PWM Register2 (LSB)
Capture/Compare/PWM Register2 (MSB)
—
—
CCP2X
CCP2Y
A/D Result Register High Byte
ADCS1
ADCS0
CHS2
CHS1
0000 0000
27
47
26
18
27
29
31
33
35
36
26
20
22
24
52
52
51
55
55
xxxx xxxx
0000 0000
PD
Z
DC
C
0001 1xxx
xxxx xxxx
--0x 0000
xxxx xxxx
xxxx xxxx
xxxx xxxx
—
RE2
RE1
RE0
---- -xxx
---0 0000
RBIE
SSPIF
BCLIF
T0IF
CCP1IF
—
INTF
TMR2IF
—
RBIF
TMR1IF
CCP2IF
0000 000x
0000 0000
-r-0 0--0
xxxx xxxx
xxxx xxxx
T1OSCEN
T1SYNC
TMR1CS
TMR1ON
--00 0000
0000 0000
TOUTPS0
TMR2ON
T2CKPS1
T2CKPS0
-000 0000
xxxx xxxx
70, 73
67
57
57
58
96
99
101
57
57
58
116
111
SSPM3
SSPM2
SSPM1
SSPM0
0000 0000
xxxx xxxx
xxxx xxxx
CCP1M3
ADDEN
CCP1M2
FERR
CCP1M1
OERR
CCP1M0
RX9D
--00 0000
0000 000x
0000 0000
0000 0000
xxxx xxxx
xxxx xxxx
CCP2M3
CCP2M2
CCP2M1
CCP2M0
--00 0000
xxxx xxxx
CHS0
GO/DONE
—
ADON
0000 00-0