參數(shù)資料
型號(hào): MT9076
廠(chǎng)商: Mitel Networks Corporation
英文描述: T1/E1/J1 3.3V Single Chip Transceiver
中文描述: T1/E1/J1收發(fā)3.3V的單芯片收發(fā)器
文件頁(yè)數(shù): 94/160頁(yè)
文件大?。?/td> 416K
代理商: MT9076
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)當(dāng)前第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)第159頁(yè)第160頁(yè)
MT9076
Preliminary Information
90
20.2
Per Time Slot Control Words (Pages 7 and 8) (T1)
The control functions described by Table 80 are repeated for each DS1 time slot. Page 7 addresses 10000 to
11111 correspond to DS1 time slot 1 to 16, while page 8 addresses 10000 to 10111 correspond to time slots
17 to 24. Table 83 illustrates the mapping between the addresses of these pages and the DS1 channel
numbers.
Page 7 Address:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Equivalent DS1
channel
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
Page 8 Address:
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
Equivalent DS1
channel
17
18
19
20
21
22
23
24
x
x
x
x
x
x
x
x
Table 82 - Pages 7 and 8 Address Mapping to DS1 Channels
Bit
Name
Functional Description
7
TXMSG
Transmit Message Mode.
If high, the data contained in the Transmit Message Register
(address 18H, page 1) is transmitted in the corresponding DS1 time slot. If zero, the data on
DSTi is transmitted on the corresponding DS1 time slot.
6
PCI
Per Channel Inversion.
When set high the data for this channel sourced from DSTi is
inverted before being transmit onto the equivalent DS1 channel; the data received from the
incoming DS1 channel is inverted before it emerges from DSTo.
5
RTSL
Remote Time Slot Loopback.
If one, the corresponding DS1 receive time slot is looped to
the corresponding DS1 transmit time slot. This received time slot will also be present on
DSTo. If zero, the loopback is disabled.
4
LTSL
Local Time Slot Loopback.
If one, the corresponding transmit time slot is looped to the
corresponding receive time slot. This transmit time slot will also be present on the transmit
DS1 stream. If zero, this loopback is disabled.
3
TTST
Transmit Test.
If one, a test signal, either digital milliwatt (when control bit ADSEQ is one) or
PRBS (2
15
-1) (ADSEQ is zero), will be transmitted in the corresponding DS1 time slot. More
than one time slot may be activated at once. If zero, the test signal will not be connected to
the corresponding time slot.
2
RTST
Receive Test.
If one, the corresponding DSTo timeslot will be used for testing. If control bit
ADEQ is one, a digital milliwatt will be transmitted in the corresponding DSTo channel. If
control bit ADSEQ is zero, the receive channel will be connected to the PRBS detector (2
15
-
1).
1
RPSIG
Serial Signaling Enable.
If set low, the transmit signaling buffer for the equivalent DS1
channel will be sourced from the ST-BUS channel on CSTi associated with it. If set high the
transmit signaling RAM must be programmed via the microport.
0
CC
Clear Channel.
When set high no robbed bit signaling is inserted in the equivalent transmit
DS1 channel. When set low robbed bit signaling is included in every 6th channel.
Table 83 - Per Time Slot Control Words (Pages 7 and 8) (T1)
相關(guān)PDF資料
PDF描述
MT9076AB T1/E1/J1 3.3V Single Chip Transceiver
MT9076 T1/E1/J1 3.3V Single Chip Transceiver(T1/E1/J1 3.3V 單片收發(fā)器)
MT9079 Advanced Controller for E1(先進(jìn)的E1幀調(diào)節(jié)器和控制器)
MT9080B SMX - Switch Matrix Module(用于消費(fèi)類(lèi)轉(zhuǎn)換應(yīng)用的開(kāi)關(guān)矩陣模塊)
MT90810 Flexible MVIP(Multi-Vendor Integration Protocol) Interface Circuit(彈性MVIP接口電路)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT9076AB 制造商:MITEL 制造商全稱(chēng):Mitel Networks Corporation 功能描述:T1/E1/J1 3.3V Single Chip Transceiver
MT9076AP 制造商:MITEL 制造商全稱(chēng):Mitel Networks Corporation 功能描述:T1/E1/J1 3.3V Single Chip Transceiver
MT9076B 制造商:ZARLINK 制造商全稱(chēng):Zarlink Semiconductor Inc 功能描述:T1/E1/J1 3.3 V Single Chip Transceiver
MT9076BB 制造商:Zarlink Semiconductor Inc 功能描述:FRAMER E1/J1/T1 3.3V 80LQFP - Trays
MT9076BB1 制造商:Zarlink Semiconductor Inc 功能描述:FRAMER E1/J1/T1 3.3V 80LQFP - Trays