參數(shù)資料
型號(hào): MQ80C154-16P883
廠商: TEMIC SEMICONDUCTORS
元件分類: 微控制器/微處理器
英文描述: 8-BIT, 16 MHz, MICROCONTROLLER, CQFP44
文件頁(yè)數(shù): 141/142頁(yè)
文件大?。?/td> 61013K
代理商: MQ80C154-16P883
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)當(dāng)前第141頁(yè)第142頁(yè)
225
ATmega165A/PA/325A/PA/3250A/PA/645A/P/6450A/P [DATASHEET]
8285E–AVR–02/2013
Note:
1. Incorrect setting of the switches in Figure 25-9 on page 223 will make signal contention and may damage the part.
There are several input choices to the S&H circuitry on the negative input of the output comparator in Figure 25-9
on page 223. Make sure only one path is selected from either one ADC pin, Bandgap reference source, or Ground.
If the ADC is not to be used during scan, the recommended input values from Table 25-3 on page 223 should be
used. The user is recommended not to use the Differential Amplifier during scan. Switch-Cap based differential
amplifier requires fast operation and accurate timing which is difficult to obtain when used in a scan chain. Details
concerning operations of the differential amplifier is therefore not provided.
The AVR ADC is based on the analog circuitry shown in Figure 25-9 on page 223 with a successive approximation
algorithm implemented in the digital logic. When used in Boundary-scan, the problem is usually to ensure that an
applied analog voltage is measured within some limits. This can easily be done without running a successive
approximation algorithm: apply the lower limit on the digital DAC[9:0] lines, make sure the output from the compar-
ator is low, then apply the upper limit on the digital DAC[9:0] lines, and verify the output from the comparator to be
high.
The ADC need not be used for pure connectivity testing, since all analog inputs are shared with a digital port pin as
well.
When using the ADC, remember the following
The port pin for the ADC channel in use must be configured to be an input with pull-up disabled to avoid signal
contention
In Normal mode, a dummy conversion (consisting of 10 comparisons) is performed when enabling the ADC. The
user is advised to wait at least 200ns after enabling the ADC before controlling/observing any ADC signal, or
perform a dummy conversion before using the first result
The DAC values must be stable at the midpoint value 0x200 when having the HOLD signal low (Sample mode)
As an example, consider the task of verifying a 1.5V ±5% input signal at ADC channel 3 when the power supply is
5.0V and AREF is externally connected to V
CC.
The recommended values from Table 25-3 on page 223 are used unless other values are given in the algorithm in
Table 25-4 on page 226. Only the DAC and port pin values of the Scan Chain are shown. The column “Actions”
describes what JTAG instruction to be used before filling the Boundary-scan Register with the succeeding col-
umns. The verification should be done on the data scanned out when scanning in the data on the same row in the
table.
SCTEST
Input
Switch-cap TEST enable. Output
from differential amplifier is sent out
to Port Pin having ADC_4
00
ST
Input
Output of differential amplifier will
settle faster if this signal is high first
two ACLK periods after AMPEN
goes high.
00
VCCREN
Input
Selects Vcc as the ACC reference
voltage.
00
Table 25-3.
Boundary-scan Signals for the ADC
(1). (Continued)
Signal name
Direction as seen
from the ADC
Description
Recommended
Input when not
in use
Output values when
recommended inputs are used,
and CPU is not using the ADC
The lower limit is:
1024 1.5V 0,95 5V
291
0x123
==
The upper limit is:
1024 1.5V 1.05 5V
323
0x143
==
相關(guān)PDF資料
PDF描述
MQ83C154XXX-L16/883D 8-BIT, MROM, 16 MHz, MICROCONTROLLER, CQFP44
MQ83C154CXXX-25/883R 8-BIT, MROM, 25 MHz, MICROCONTROLLER, CQFP44
MR80C154-L16/883R 8-BIT, 16 MHz, MICROCONTROLLER, CQCC44
MQ83C154CXXX-L16P883R 8-BIT, MROM, 16 MHz, MICROCONTROLLER, CQFP44
MR83C154CXXX-20P883R 8-BIT, MROM, 20 MHz, MICROCONTROLLER, CQCC44
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MQ80C154-20 制造商:TEMIC 制造商全稱:TEMIC Semiconductors 功能描述:CMOS 0 to 36 MHz Single Chip 8-bit Microcontroller
MQ80C154-25 制造商:TEMIC 制造商全稱:TEMIC Semiconductors 功能描述:CMOS 0 to 36 MHz Single Chip 8-bit Microcontroller
MQ80C154-30 制造商:TEMIC 制造商全稱:TEMIC Semiconductors 功能描述:CMOS 0 to 36 MHz Single Chip 8-bit Microcontroller
MQ80C154-36 制造商:TEMIC 制造商全稱:TEMIC Semiconductors 功能描述:CMOS 0 to 36 MHz Single Chip 8-bit Microcontroller
MQ80C154-L16 制造商:TEMIC 制造商全稱:TEMIC Semiconductors 功能描述:CMOS 0 to 36 MHz Single Chip 8-bit Microcontroller