參數(shù)資料
型號: EVAL-AD7193EBZ
廠商: Analog Devices Inc
文件頁數(shù): 29/57頁
文件大?。?/td> 0K
描述: EVAL BOARD FOR AD7193
設(shè)計(jì)資源: EVAL-AD7193 Schematic
AD7193 Gerber Files
標(biāo)準(zhǔn)包裝: 1
ADC 的數(shù)量: 1
位數(shù): 24
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
工作溫度: -40°C ~ 105°C
已用 IC / 零件: AD7193
已供物品: 板,線纜
AD7193
Data Sheet
Rev. D | Page 34 of 56
In continuous conversion mode, the ADC selects each of the
enabled channels in sequence and performs a conversion on the
channel. The DOUT/RDY pin indicates when a valid conversion is
available on each channel. When several channels are enabled,
the contents of the status register should be attached to the 24-bit
word allowing the user to identify the channel that corresponds
to each conversion. The four LSBs of the status register indicate
the channel to which the conversion corresponds. Table 23 and
Table 24 show the channel options for differential mode and
pseudo differential mode with the corresponding channel ID
values in the status register. To attach the status register value
to the conversion, Bit DAT_STA in the mode register should
be set to 1.
When several channels are enabled, the ADC allows the complete
filter settling time to generate a valid conversion each time the
channel is changed. The AD7193 automatically takes care of this
through the following sequence:
1. When a channel is selected, the modulator and filter are
reset.
2. The AD7193 allows the complete settling time to generate
a valid conversion.
3. DOUT/RDY indicates when a valid conversion is available.
4. The AD7193 selects the next enabled channel and converts
on that channel.
5. The user can read the data register while the ADC is
performing the conversion on the next channel.
The time required to read a valid conversion from all enabled
channels is equal to
tSETTLE × Number of Enabled Channels
For example, if the sinc4 filter is selected, chop is disabled, and
zero latency is disabled, the settling time for each channel equals
tSETTLE = 4/fADC
where fADC is the output data rate when continuously converting
on a single channel.
Therefore, the time required to read all enabled channels is
(4× Number of Enabled Channels)/fADC
RDY
CONVERSIONS
CHANNEL A
CHANNEL B
1/fADC
CHANNEL C
08367-
060
Figure 24. Channel Sequencer
DIGITAL INTERFACE
As indicated in the On-Chip Registers section, the programmable
functions of the AD7193 are controlled using a set of on-chip
registers. Data is written to these registers via the serial interface
of the part. Read access to the on-chip registers is also provided
by this interface.
All communication with the part must start with a write to the
communications register. After power-on or reset, the device
expects a write to its communications register. The data written
to this register determines whether the next operation is a read
operation or a write operation, and it determines to which
register this read or write operation occurs. Therefore, write
access to any of the other registers on the part begins with a
write operation to the communications register, followed by a
write to the selected register. A read operation from any other
register (except when continuous read mode is selected) starts
with a write to the communications register, followed by a read
operation from the selected register.
The serial interface of the AD7193 consists of four signals: CS,
DIN, SCLK, and DOUT/RDY. The DIN line is used to transfer
data into the on-chip registers and DOUT/RDY is used for
accessing data from the on-chip registers. SCLK is the serial
clock input for the device, and all data transfers (either on DIN
or DOUT/RDY) occur with respect to the SCLK signal.
The DOUT/RDY pin also functions as a data-ready signal, the
line going low when a new data-word is available in the output
register. It is reset high when a read operation from the data
register is complete. It also goes high prior to the updating of
the data register to indicate when not to read from the device,
to ensure that a data read is not attempted while the register is
being updated. CS is used to select a device. It can be used to
decode the AD7193 in systems where several components are
connected to the serial bus.
Figure 3 and Figure 4 show timing diagrams for interfacing to
the AD7193 using CS to decode the part. Figure 3 shows the
timing for a read operation from the output shift register of the
AD7193, and Figure 4 shows the timing for a write operation to
the input shift register. It is possible to read the same word from
the data register several times even though the DOUT/RDY line
returns high after the first read operation. However, care must
be taken to ensure that the read operations are completed before
the next output update occurs. In continuous read mode, the
data register can be read only once.
The serial interface can operate in 3-wire mode by tying CS low.
In this case, the SCLK, DIN, and DOUT/RDY lines are used to
communicate with the AD7193. The end of the conversion can
be monitored using the RDY bit or pin. This scheme is suitable
for interfacing to microcontrollers. If CS is required as a decoding
signal, it can be generated from a port pin. For microcontroller
interfaces, it is recommended that SCLK idle high between data
transfers.
相關(guān)PDF資料
PDF描述
TRK-MPC5634M TRAK 5634M 144PN R2.1
REF191GSZ IC VREF SERIES PREC 2.048V 8SOIC
DEMO56F8014-EE BOARD DEMO FOR 56F8014
0210490222 CABLE JUMPER 1.25MM .152M 16POS
EVAL-AD7795EBZ BOARD EVAL FOR AD7795
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7194EBZ 功能描述:EVAL BOARD FOR AD7194 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7195EBZ 功能描述:BOARD EVAL FOR AD7195 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-AD7262EDZ 功能描述:BOARD EVAL CONTROL AD7262 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7264EDZ 功能描述:BOARD EVALUATION FOR AD7264 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 模數(shù)轉(zhuǎn)換器 (ADC) 系列:- 產(chǎn)品培訓(xùn)模塊:Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- ADC 的數(shù)量:1 位數(shù):12 采樣率(每秒):94.4k 數(shù)據(jù)接口:USB 輸入范圍:±VREF/2 在以下條件下的電源(標(biāo)準(zhǔn)):- 工作溫度:-40°C ~ 85°C 已用 IC / 零件:MAX11645 已供物品:板,軟件
EVAL-AD7265CB 制造商:AD 制造商全稱:Analog Devices 功能描述:Differential/Single-Ended Input, Dual 1 MSPS, 12-Bit, 3-Channel SAR ADC