參數(shù)資料
型號: KSZ8851SNL-BBE-EVAL
廠商: Micrel Inc
文件頁數(shù): 8/80頁
文件大?。?/td> 0K
描述: BOARD EVAL MAC/PHY FOR KSZ8851
軟件下載: KSZ8851SNL Linux Driver
Linus' GIT Repo
View Driver
設(shè)計資源: Zippy2 Schematic
BeagleBoard Zippy2
KSZ8851SNL-BBE-EVAL Bill of Materials
特色產(chǎn)品: Zippy 2
標準包裝: 1
系列: LinkMD®
主要目的: 接口,以太網(wǎng)控制器(PHY 和 MAC)
嵌入式:
已用 IC / 零件: KSZ8851SNL
主要屬性: 1 個端口,100BASE-TX/10BASE-T
次要屬性: SPI 接口,LinkMD 線纜診斷
已供物品: 板,硬件
產(chǎn)品目錄頁面: 1114 (CN2011-ZH PDF)
其它名稱: 576-3602
KSZ8851SNL-BBE-EVL
ZIPPY2
Micrel, Inc.
KSZ8851SNL/SNLI
August 2009
16
M9999-083109-2.0
Physical Layer Transceiver (PHY)
100BASE-TX Transmit
The 100BASE-TX transmit function performs parallel-to-serial conversion, 4B/5B coding, scrambling, NRZ-to-NRZI conversion,
and MLT3 encoding and transmission.
The circuitry starts with a parallel-to-serial conversion, which converts the MII data from the MAC into a 125MHz serial bit
stream. The data and control stream is then converted into 4B/5B coding, followed by a scrambler. The serialized data is further
converted from NRZ-to-NRZI format, and then transmitted in MLT3 current output. An external 3.01k
Ω (1%) resistor is
connected to pin 17 (ISET) for the 1:1 transformer ratio sets the output current.
The output signal has a typical rise/fall time of 4ns and complies with the ANSI TP-PMD standard regarding amplitude balance,
overshoot, and timing jitter. The wave-shaped 10BASE-T output driver is also incorporated into the 100BASE-TX driver.
100BASE-TX Receive
The 100BASE-TX receiver function performs adaptive equalization, DC restoration, MLT3-to-NRZI conversion, data and clock
recovery, NRZI-to-NRZ conversion, de-scrambling, 4B/5B decoding, and serial-to-parallel conversion.
The receiving side starts with the equalization filter to compensate for inter-symbol interference (ISI) over the twisted pair cable.
Since the amplitude loss and phase distortion is a function of the cable length, the equalizer has to adjust its characteristics to
optimize performance. In this design, the variable equalizer makes an initial estimation based on comparisons of incoming
signal strength against some known cable characteristics, and then tunes itself for optimization. This is an ongoing process and
self-adjusts against environmental changes such as temperature variations.
Next, the equalized signal goes through a DC restoration and data conversion block. The DC restoration circuit is used to
compensate for the effect of baseline wander and to improve the dynamic range. The differential data conversion circuit
converts the MLT3 format back to NRZI. The slicing threshold is also adaptive.
The clock recovery circuit extracts the 125MHz clock from the edges of the NRZI signal. This recovered clock is then used to
convert the NRZI signal into the NRZ format. This signal is sent through the de-scrambler followed by the 4B/5B decoder.
Finally, the NRZ serial data is converted to an MII format and provided as the input data to the MAC.
PLL Clock Synthesizer (Recovery)
The internal PLL clock synthesizer can generate either 125MHz, 62.5MHz, 41.66MHz, or 25MHz clocks by setting the on-chip
bus control register (0x20) for KSZ8851SNL system timing. These internal clocks are generated from an external 25MHz crystal
or oscillator.
Scrambler/De-scrambler (100BASE-TX only)
The purpose of the scrambler is to spread the power spectrum of the signal to reduce electromagnetic interference (EMI) and
baseline wander.
Transmitted data is scrambled through the use of an 11-bit wide linear feedback shift register (LFSR). The scrambler generates
a 2047-bit non-repetitive sequence. Then the receiver de-scrambles the incoming data stream using the same sequence as at
the transmitter.
10BASE-T Transmit
The 10BASE-T driver is incorporated with the 100BASE-TX driver to allow for transmission using the same magnetics. They
are internally wave-shaped and pre-emphasized into outputs with typical 2.4V amplitude. The harmonic contents are at least
27dB below the fundamental frequency when driven by an all-ones Manchester-encoded signal.
10BASE-T Receive
On the receive side, input buffers and level detecting squelch circuits are employed. A differential input receiver circuit and a
phase-locked loop (PLL) perform the decoding function.
The Manchester-encoded data stream is separated into clock signal and NRZ data. A squelch circuit rejects signals with levels
less than 400mV or with short pulse widths to prevent noise at the RXP or RXM input from falsely triggering the decoder. When
the input exceeds the squelch limit, the PLL locks onto the incoming signal and the KSZ8851SNL decodes a data frame. The
receiver clock is maintained active during idle periods in between data reception.
相關(guān)PDF資料
PDF描述
H3WWH-6406M IDC CABLE - HPL64H/AE64M/HPL64H
M3UYK-2018R IDC CABLE - MKS20K/MC20M/MPD20K
CDB5463U BOARD EVAL & SOFTWARE CS5463 ADC
2474R-25L INDUCTOR 100UH POWER AXIAL
EBA36DRXH CONN EDGECARD .125 DIP 72POS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KSZ8851SNL-BBE-EVL 制造商:Micrel Inc 功能描述:BOARD EVAL MAC/PHY FOR KSZ8851
KSZ8851SNL-EVAL 功能描述:以太網(wǎng)開發(fā)工具 Single Ethernet Port + SPI Bus Interface(Lead Free) Eval Board RoHS:否 制造商:Micrel 產(chǎn)品:Evaluation Boards 類型:Ethernet Transceivers 工具用于評估:KSZ8873RLL 接口類型:RMII 工作電源電壓:
KSZ8851SNL-EVAL 制造商:Micrel Inc 功能描述:BOARD EVALUATION FOR KSZ8851SNL
KSZ8851SNLI TR 功能描述:以太網(wǎng) IC 10/100BT Ethernet MAC + PHY with SPI Bus Interface (I-Temp, Lead free) RoHS:否 制造商:Micrel 產(chǎn)品:Ethernet Switches 收發(fā)器數(shù)量:2 數(shù)據(jù)速率:10 Mb/s, 100 Mb/s 電源電壓-最大:1.25 V, 3.45 V 電源電壓-最小:1.15 V, 3.15 V 最大工作溫度:+ 85 C 封裝 / 箱體:QFN-64 封裝:Tray
KSZ8851SNLITR 制造商:Micrel 功能描述:Ethernet Controller Single Chip 100Mbps