Supply voltage (AVDD) = 3.3 V, TA = 25°C" />
參數(shù)資料
型號: EVAL-ADAU1761Z
廠商: Analog Devices Inc
文件頁數(shù): 34/92頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR ADAU1761
標準包裝: 1
系列: SigmaDSP®
主要目的: 音頻編解碼器
嵌入式: 是,DSP
已用 IC / 零件: ADAU1761
主要屬性: 立體聲,24 位,8 ~ 96 kHz 采樣率,GUI 工具
次要屬性: I²C 和 GPIO 接口,2 差分和 1 個立體聲單端模擬輸入和輸出
已供物品: 2 個板,線纜,CD
產(chǎn)品目錄頁面: 776 (CN2011-ZH PDF)
相關產(chǎn)品: ADAU1761BCPZ-RL-ND - IC SIGMADSP CODEC PLL 32LFCSP
ADAU1761BCPZ-R7-ND - IC SIGMADSP CODEC PLL 32LFCSP
ADAU1761BCPZ-ND - IC SIGMADSP CODEC PLL 32LFCSP
ADAU1761
Rev. C | Page 4 of 92
SPECIFICATIONS
Supply voltage (AVDD) = 3.3 V, TA = 25°C, master clock = 12.288 MHz (48 kHz fS, 256 × fS mode), input sample rate = 48 kHz, measurement
bandwidth = 20 Hz to 20 kHz, word width = 24 bits, CLOAD (digital output) = 20 pF, ILOAD (digital output) = 2 mA, VIH = 2 V, VIL = 0.8 V,
unless otherwise noted. Performance of all channels is identical, exclusive of the interchannel gain mismatch and interchannel phase
deviation specifications.
ANALOG PERFORMANCE SPECIFICATIONS
Specifications guaranteed at 25°C (ambient).
Table 1.
Parameter
Test Conditions/Comments
Min
Typ
Max
Unit
ANALOG-TO-DIGITAL CONVERTERS
ADC performance excludes mixers
and PGA
ADC Resolution
All ADCs
24
Bits
Digital Attenuation Step
0.375
dB
Digital Attenuation Range
95
dB
INPUT RESISTANCE
Single-Ended Line Input
12 dB gain
83
0 dB gain
21
6 dB gain
10.5
PGA Inverting Inputs
12 dB gain
84.5
0 dB gain
53
35.25 dB gain
2
PGA Noninverting Inputs
All gains
105
SINGLE-ENDED LINE INPUT
Full-Scale Input Voltage (0 dB)
Scales linearly with AVDD
AVDD/3.3
V rms
AVDD = 1.8 V
0.55 (1.56)
V rms (V p-p)
AVDD = 3.3 V
1.0 (2.83)
V rms (V p-p)
Dynamic Range
20 Hz to 20 kHz, 60 dB input
With A-Weighted Filter (RMS)
AVDD = 1.8 V
94
dB
AVDD = 3.3 V
99
dB
No Filter (RMS)
AVDD = 1.8 V
91
dB
AVDD = 3.3 V
96
dB
Total Harmonic Distortion + Noise
1 dBFS
AVDD = 1.8 V
88
dB
AVDD = 3.3 V
90
dB
Signal-to-Noise Ratio
With A-Weighted Filter (RMS)
AVDD = 1.8 V
94
dB
AVDD = 3.3 V
99
dB
No Filter (RMS)
AVDD = 1.8 V
91
dB
AVDD = 3.3 V
96
dB
Gain per Step
3
dB
Total Gain Range
12
+6
dB
Mute Attenuation
87
dB
Interchannel Gain Mismatch
0.005
dB
Offset Error
0
mV
Gain Error
12
%
Interchannel Isolation
68
dB
Power Supply Rejection Ratio
CM capacitor = 20 μF
100 mV p-p @ 217 Hz
65
dB
100 mV p-p @ 1 kHz
67
dB
相關PDF資料
PDF描述
MAX6174BASA+ IC VREF SERIES PREC 4.096V 8SOIC
GSC06DRXI-S734 CONN EDGECARD 12POS DIP .100 SLD
0982660987 CBL 29PS 0.5MM JMPR TYPE A 1.18"
SRR5028-680Y INDUCTOR POWER 68UH 0.62A SMD
ADN8831ACPZ-REEL7 IC THERMO COOLER CTRLR 32LFCSP
相關代理商/技術參數(shù)
參數(shù)描述
EVAL-ADAU1781Z 功能描述:BOARD EVAL FOR ADAU1781 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:SigmaDSP® 標準包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
EVAL-ADAU1962AZ 制造商:Analog Devices 功能描述:EVAL BOARD FOR ADAU1962A - Boxed Product (Development Kits) 制造商:Analog Devices 功能描述:Eval Board for ADAU1962A
EVAL-ADAU1966AZ 制造商:Analog Devices 功能描述:EVAL BOARD FOR ADAU1962A - Boxed Product (Development Kits)
EVAL-ADAU1966Z 功能描述:BOARD EVAL FOR ADAU1966 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉換器 (DAC) 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-ADAU1966Z 制造商:Analog Devices 功能描述:ADAU1966, DAC, SIGMA DELTA, SPI, I2C, EV