參數(shù)資料
型號: AD9923ABBCZ
廠商: Analog Devices Inc
文件頁數(shù): 55/84頁
文件大?。?/td> 0K
描述: IC PROCESSOR CCD 12BIT 105CSPBGA
標準包裝: 1
類型: CCD 信號處理器,12 位
輸入類型: 邏輯
輸出類型: 邏輯
接口: 3 線串口
電流 - 電源: 20mA
安裝類型: 表面貼裝
封裝/外殼: 105-LFBGA,CSPBGA
供應商設備封裝: 105-CSPBGA(8x8)
包裝: 托盤
AD9923A
Rev. A | Page 59 of 84
H-COUNTER
RESET
VD
NOTES
1. INTERNAL HD FALLING EDGE IS LATCHED BY CLI RISING EDGE, THEN LATCHED AGAIN BY SHD INTERNAL FALLING EDGE.
2. INTERNAL H-COUNTER IS ALWAYS RESET 32.5 CLOCK CYCLES AFTER THE INTERNAL HD FALLING EDGE.
3. DEPENDING ON THE VALUE OF SHDLOC, H-COUNTER RESET CAN OCCUR 33 OR 34 CLI CLOCK EDGES AFTER THE EXTERNAL HD FALLING EDGE.
4. SHDLOC = 0 IS SHOWN IN ABOVE EXAMPLE. IN THIS CASE, THE H-COUNTER RESET OCCURS 34 CLI RISING EDGES AFTER HD FALLING EDGE.
HD
CLI
XX
XX XX
X
H-COUNTER
(PIXEL COUNTER)
3ns MIN
XX
X
XXX
X
XX
X
XX
X
XX
X
3ns MIN
SHD
INTERNAL
HD
INTERNAL
tCLIDLY
X
32.5 CYCLES
012
X
XXX
X
XX
X
05
58
6-
07
5
Figure 77. External VD/HD and Internal H-Counter Synchronization, Slave Mode
05
58
6-
0
76
0123
4
H-COUNTER
RESET
VD
NOTES
1. TOGGLE POSITIONS CANNOT BE PROGRAMMED WITHIN 28 PIXELS OF PIXEL 0 LOCATION.
HD
H-COUNTER
(PIXEL
COUNTER)
N
N-1
N-2
NO TOGGLE POSITIONS ALLOWED IN THIS AREA
N-3
N-4
N-5
N-6
N-7
N-8
N-9
N-10
N-11
N-12
N-13
N-14
N-15
N-16
N-17
N-18
N-19
N-20
N-21
N-22
N-23
N-24
N-25
N-26
N-27
N-28
Figure 78. Toggle Position Inhibited Area—Master Mode
H-COUNTER
RESET
05
58
6-
0
77
VD
NOTES
1. TOGGLE POSITIONS CANNOT BE PROGRAMMED WITHIN 28 PIXELS OF PIXEL 0 LOCATION.
HD
H-COUNTER
(PIXEL
COUNTER)
NO TOGGLE POSITIONS ALLOWED IN THIS AREA
01
2
N-1
N
N-2
N-3
N-4
N-5
N-6
N-7
N-8
N-9
N-10
N-11
N-12
N-13
N-14
N-15
N-16
N-17
N-18
N-19
N-20
N-21
N-22
N-23
N-24
N-25
N-26
N-27
N-28
N-29
N-30
N-31
N-32
N-33
Figure 79. Toggle Position Inhibited Area—Slave Mode
Vertical Toggle Position Placement Near Counter Reset
One additional consideration during the reset of the internal
counters is the vertical toggle position placement. Prior to the
internal counters being reset, there is a region of 28 pixels
during which no toggle positions can be programmed.
As shown in Figure 78, in master mode, the last 28 pixels before
the HD falling edge should not be used for toggle position place-
ment of the XV, VSG, SUBCK, HBLK, PBLK, or CLPOB pulses.
Figure 79 shows the same example for slave mode. The same
restriction applies—the last 28 pixels before the counters are
reset cannot be used. However, the counter reset is delayed with
respect to VD/HD placement; therefore, the inhibited area is
different than it is in master mode.
It is also recommended that Pixel Location 0 is not used for
toggle positions for the VSG and SUBCK pulses.
相關PDF資料
PDF描述
AD9942BBCZ IC PROCESSOR SGNL 14B 100CSPBGA
AD9944KCPZRL IC CCD SIGNAL PROCESSOR 32-LFCSP
AD9945KCPZRL7 IC CCD SIGNAL PROCESSOR 32-LFCSP
AD9948KCPZ IC CCD SIGNAL PROCESSOR 40-LFCSP
AD9949KCPZ IC CCD SIGNAL PROCESSOR 40-LFCSP
相關代理商/技術參數(shù)
參數(shù)描述
AD9923ABBCZRL 功能描述:IC PROCESSOR CCD 12BIT 105CSPBGA RoHS:是 類別:集成電路 (IC) >> 接口 - 傳感器和探測器接口 系列:- 其它有關文件:Automotive Product Guide 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:74 系列:- 類型:觸控式傳感器 輸入類型:數(shù)字 輸出類型:數(shù)字 接口:JTAG,串行 電流 - 電源:100µA 安裝類型:表面貼裝 封裝/外殼:20-TSSOP(0.173",4.40mm 寬) 供應商設備封裝:20-TSSOP 包裝:管件
AD9923BBCZ 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Analog Devices 功能描述:
AD9923BBCZRL 制造商:Rochester Electronics LLC 功能描述: 制造商:Analog Devices 功能描述:
AD9924BBCZ 制造商:Analog Devices 功能描述:
AD9924BBCZRL 制造商:Rochester Electronics LLC 功能描述:- Bulk