參數(shù)資料
型號: AD9854ASTZ
廠商: Analog Devices Inc
文件頁數(shù): 17/52頁
文件大?。?/td> 0K
描述: IC DDS QUADRATURE CMOS 80-LQFP
產(chǎn)品培訓(xùn)模塊: Direct Digital Synthesis Tutorial Series (1 of 7): Introduction
Direct Digital Synthesizer Tutorial Series (7 of 7): DDS in Action
Direct Digital Synthesis Tutorial Series (3 of 7): Angle to Amplitude Converter
Direct Digital Synthesis Tutorial Series (6 of 7): SINC Envelope Correction
Direct Digital Synthesis Tutorial Series (4 of 7): Digital-to-Analog Converter
Direct Digital Synthesis Tutorial Series (2 of 7): The Accumulator
標(biāo)準(zhǔn)包裝: 1
分辨率(位): 12 b
主 fclk: 300MHz
調(diào)節(jié)字寬(位): 48 b
電源電壓: 3.14 V ~ 3.47 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 80-LQFP
供應(yīng)商設(shè)備封裝: 80-LQFP(14x14)
包裝: 托盤
產(chǎn)品目錄頁面: 552 (CN2011-ZH PDF)
配用: AD9854/PCBZ-ND - BOARD EVAL FOR AD9854
AD9854
Rev. E | Page 24 of 52
the 32-bit internal update clock (see the Internal and External
Update Clock section).
Nonlinear ramped FSK has the appearance of the chirp function
shown in Figure 43. The difference between a ramped FSK
function and a chirp function is that FSK is limited to operation
between F1 and F2, whereas chirp operation has no F2 limit
frequency.
Two additional control bits (CLR ACC1 and CLR ACC2) are
available in the ramped FSK mode that allow more options. If
CLR ACC1 (Register Address 1F hex) is set high, it clears the
48-bit frequency accumulator (ACC1) output with a retriggerable
one-shot pulse of one system clock duration. If the CLR ACC1
bit is left high, a one-shot pulse is delivered on the rising edge of
every update clock. The effect is to interrupt the current ramp,
reset the frequency to the start point (F1 or F2), and then continue
to ramp up (or down) at the previous rate. This occurs even when
a static F1 or F2 destination frequency has been achieved.
Alternatively, the CLR ACC2 control bit (Register Address 1F
hex) is available to clear both the frequency accumulator
(ACC1) and the phase accumulator (ACC2). When this bit is
set high, the output of the phase accumulator results in 0 Hz
output from the DDS. As long as this bit is set high, the
frequency and phase accumulators are cleared, resulting in 0 Hz
output. To return to previous DDS operation, CLR ACC2 must
be set to logic low.
Chirp (Mode 011)
This mode is also known as pulsed FM. Most chirp systems use
a linear FM sweep pattern, but the AD9854 can also support
nonlinear patterns. In radar applications, use of chirp or pulsed
FM allows operators to significantly reduce the output power
needed to achieve the result that a single-frequency radar
system would produce. Figure 43 shows a very low resolution
nonlinear chirp, demonstrating the different slopes that are created
by varying the time steps (ramp rate) and frequency steps (delta
frequency word).
F2
F1
0
F
R
E
Q
UE
NC
Y
MODE
TW1
TW2
FSK DATA
TRIANGLE BIT
000 (DEFAULT)
0
010 (RAMPED FSK)
F1
F2
00
63
6-
0
42
Figure 42. Automatic Linear Ramping Using the Triangle Bit
F1
0
F
RE
Q
UE
NC
Y
010 (RAMPED FSK)
F1
000 (DEFAULT)
0
MODE
TW1
DFW
RAMP RATE
I/O UD CLK
00
63
6-
043
Figure 43. Example of a Nonlinear Chirp
相關(guān)PDF資料
PDF描述
AD9858BSVZ IC DDS DAC 10BIT 1GSPS 100-TQFP
AD9859YSVZ-REEL7 IC DDS DAC 10BIT 400MSPS 48TQFP
AD9880KSTZ-100 IC INTERFACE/HDMI 100MHZ 100LQFP
AD9882KSTZ-140 IC INTERFACE/DVI 100MHZ 100LQFP
AD9883ABSTZ-RL140 IC INTERFACE FLAT 140MHZ 80LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9854ASVZ 制造商:Analog Devices 功能描述:CMOS 300 MSPS QUADRATURE COMPLETE DDS 制造商:Analog Devices 功能描述:CMOS 300 MSPS QUADRATURE COMPLETE DDS - Trays 制造商:Analog Devices 功能描述:SYNTHESIZER 制造商:Analog Devices 功能描述:Complete DDS Quadrature 300MSPS TQFP80
AD9854PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:CMOS 300 MSPS Quadrature Complete DDS
AD9856 制造商:AD 制造商全稱:Analog Devices 功能描述:CMOS 200 MHz Quadrature Digital Upconverter
AD9856/PCB 制造商:Analog Devices 功能描述:Evaluation Board For Digital Up Converter 56 Pin LFCSP Ep 制造商:Analog Devices 功能描述:DGTL UP CNVRTR 56LFCSP - Bulk
AD9856AST 制造商:Analog Devices 功能描述:Digital Up Converter 48-Pin LQFP Tray 制造商:Analog Devices 功能描述:IC MODULATOR DIGITAL