參數(shù)資料
型號(hào): XR16C872
廠商: Exar Corporation
英文描述: Dual UART with 1284 Parallel Port and Plug-and-Play(PnP) Controller(雙通用異步接收器/發(fā)送器(帶1284雙向并行端口和即插即用控制器))
中文描述: 雙UART)與1284并行端口,插頭插即用(PnP)功能控制器(雙通用異步接收器/發(fā)送器(帶1284雙向并行端口和即插即用控制器)
文件頁數(shù): 5/60頁
文件大?。?/td> 314K
代理商: XR16C872
XR16C872
5
Rev. P1.00
Preliminary
PIN DESCRIPTION
Signal Type Definition. The following signal type definitions are from the 872 device point of view.
I
Standard input
O
Standard active output
OT24
Tri-state output
IOP14
Tri-state bi-directional input/output
IO24
Tri-state bi-directional input/output
Symbol
Pin #
Type
Pin Description
HOST INTERFACE
A0-A15
2-15
17, 18
I
ISA Bus Address. All 16-bits are used during PnP auto configuration
sequence with external EEPROM providing the resource data. In the
manual configuration mode A0-A10 are used for decoding COM1-4 and
LPT1-2 addresses. After auto or manual configuration, bits A0-A2 select
UART internal registers and A3-A10 are used to select UART A or B, or
the 1284 printer port.
D0-D7
30-21
IO24
ISA Data Bus. These are the eight three state data lines for transferring
data to or from the controlling CPU. D0 is the least significant bit and the
first data bit in a transmit or receive serial data stream.
AEN
19
I
Address Enable. Active high to validate A0-A15 address lines during Direct
Memory Access operation on the ISA bus. Connect to logic 0 when it is not used.
IOR#
99
I
Read Strobe. A logic 0 transition on this pin will request the contents of
an Internal register defined by address bits A0-A2 for either UART channels
A/B or A0-A1 for the printer port, be place onto D0-D7 data bus for a read
cycle by the CPU.
IOW#
100
I
Write Strobe. A logic 1 transition on this pin will transfer the data on the
data bus (D0-D7), as defined by either address bits A0-A2 for UART channels
A/B or A0-A1 for the printer port, into an internal register during a write cycle
from the CPU.
IRQ15
IRQ12-10
IRQ9
IRQ3-7
86
OT24
Interrupt Request Lines. These are three state active high interrupt lines to
controlling CPU when an interrupt request is generated by the UART
channel A/B or 1284 printer port.
87-89
97
92-96
DREQ5
DREQ3
DREQ1
DREQ0
78
79
80
81
OT24
DMA Request Channel 0,1,3 and 5. These are three state active high
outputs with internal weak pull down resistor. DMA request is used
by the 1284 parallel port during ECP and FIFO mode.
DACK5#
DACK3#
DACK1#
DACK0#
82
83
84
85
I
DMA Acknowledge Channel 0,1,3 and 5. These are active low inputs
and are used by the 1284 parallel port during ECP and FIFO mode.
相關(guān)PDF資料
PDF描述
XR16L2450 2.25V TO 5.5V DUART
XR16L2450IJ 97-3108A20-29S-KIT
XR16L2450IM 2.25V TO 5.5V DUART
XR16L2550IJ LOW VOLTAGE DUART WITH 16-BYTE FIFO
XR16L2550IL LOW VOLTAGE DUART WITH 16-BYTE FIFO
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XR16C872CQ 制造商:EXAR 制造商全稱:EXAR 功能描述:DUAL UART WITH 1284 PARALLEL PORT AND PLUG-AND-PLAY CONTROLLER
XR16C872IQ 制造商:EXAR 制造商全稱:EXAR 功能描述:DUAL UART WITH 1284 PARALLEL PORT AND PLUG-AND-PLAY CONTROLLER
XR16L2450 制造商:EXAR 制造商全稱:EXAR 功能描述:2.25V TO 5.5V DUART
XR16L2450_05 制造商:EXAR 制造商全稱:EXAR 功能描述:2.25V TO 5.5V DUART
XR16L2450IJ 制造商:EXAR 制造商全稱:EXAR 功能描述:2.25V TO 5.5V DUART