參數(shù)資料
型號: ISL5217EVAL1
廠商: Intersil Corporation
英文描述: Quad Programmable Up Converter
中文描述: 四可編程轉(zhuǎn)換器
文件頁數(shù): 12/43頁
文件大?。?/td> 766K
代理商: ISL5217EVAL1
12
Gain Control
The gain control is implemented through a scaling multiplier
followed by a scaling shift. The combination of the multiplier
and shifter provide the final output gain of the channel. Gain
adjustment can vary from -0.0026 to -144 dBFS.
Given a desired attenuation, the scaling multiplier value,
Gain
MULT
(11:0) can be calculated by the following equation.
Gain
MULT
(11:0) = INT [10
|(Gain(db)| / 20 )
2
12
]
where INT[X] is the integer part of the real number X.
Table 5 details a few scaling multiplier values and their
associated attenuations.
Given a desired attenuation, the shifting value Gain
SHIFT
(2:0) can be determined by a table look-up. Refer to Table 6.
The gain control is loaded into Control Word 0xa.
0xa, bits 14:12 = Gain
SHIFT
(2:0)
0xa, bits 11:0 = Gain
MULT
(11:0)
Sampling NCO
The Sample Rate NCO provides the SAMPLE CLK and
sample clock phase information to the data input FIFO’s,
the shaping filters and the interpolation filters. The input
sample rate is set by the sample clock. The sample clock is
the MSB of the NCO accumulator and controls the
movement of sample data from the user to the shaping
filters. The coarse phase of the NCO accumulator controls
the processing of the shaping filter at 4x, 8x, or 16x the
sample clock rate. The fine phase of the NCO accumulator
controls the processing of the interpolation filter as it re-
samples the data from the shaping filter to the clock rate.
The block diagram is shown in Figure 11.
The sample frequency, SF, is set with 48-bit resolution. The
LSB is f
CLK
/2
48
. The internal accumulator resolution is 48
bits. Given a desired sample frequency, f
s,
the value for
SF(47:0) can be calculated by the following equation.
SF (47:0) = INT [(f
s
/ f
CLK
) * 2
48
]
The sample frequency, SF(47:0) is loaded 16 bits at a time
into Control Words 4, 5, and 6.
0x4, bits 15:0 = SF (47:32)
0x5, bits 15:0 = SF (31:16)
0x6, bits 15:0 = SF (15:0)
The output of the phase accumulator can be offset by phase
increments of 90 degrees without affecting the operation of
the phase accumulator. The desired offset increment is
loaded into FIR Control (0xd, bits 11:10).
Since it is not possible to represent all frequencies exactly
with an NCO, the phase accumulator length has been
extended to minimize the effect of phase error accumulation.
At an update rate of 1MHz, half an LSB of error in loading
the 48-bit accumulator is 1.8e-9. The accumulated phase
error after 1 year is 0.056 of a bit.
Leap Counter
In addition to lengthening the NCO accumulator, a 32-bit
counter is available for realizing fixed integer interpolation
rates. The carry-out of the fixed integer counter can be used
to clear the coarse and/or fine phase of the sample rate
NCO. The fixed integer counter also provides a precarry-out
that can be used to synchronize fixed integer counters in
other devices. The fixed integer counter is enabled by FIR
Control (0xd, bit 12).
In programming the FID to clear the NCO accumulator,
consideration must be provided to ensure that FID is
programmed to clear the Error term only when the desired
error term should have been zero with an integer multiple of
the symbol rate. Selecting GSM as an example, the FID
should clear the NCO accumulator every third multiple of the
symbol rate or every 270833.333 * 3 sample clocks, as the
error term should only be zeroed during integer multiples of
TABLE 5. SCALING GAIN ATTENUATION
GAIN
MULT
(0xa, 11:0)
GAIN (dBFS)
SCALING GAIN
(V
OUT
/V
IN
)%
99.97
1111 1111 1111
-0.0026
1000 0000 0000
-6.021
50.0
0100 0000 0000
-12.041
25.0
0010 0000 0000
-18.062
12.5
0001 0000 0000
-24.082
6.25
0000 1000 0000
-30.103
3.125
0000 0100 0000
-36.124
1.5625
0000 0010 0000
-42.144
0.78125
0000 0001 0000
-48.165
0.39062
0000 0000 1000
-54.186
0.19531
0000 0000 0100
-60.205
0.097656
0000 0000 0010
-66.226
0.04828
0000 0000 0001
-72.247
0.02441
TABLE 6. GAIN SHIFT VALUES
GAIN
SHIFT
(2:0)
000
001
010
011
100
101
110
111
GAIN (dBFS)
-72.247
-48.165
-30.103
-24.082
-18.062
-12.041
-6.021
0
SCALE
BY
4096
256
32
16
8
4
2
1
SCALING GAIN
(V
OUT
/V
IN
)%
0.02441
0.39062
3.125
6.25
12.5
25.0
50.0
100.0
ISL5217
相關(guān)PDF資料
PDF描述
ISL5217KI Quad Programmable Up Converter
ISL5217 Quad Programmable Up Converter
ISL5217KIZ Quad Programmable Up Converter
ISL5314INZ Direct Digital Synthesizer
ISL5314IN Direct Digital Synthesizer
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL5217KI 功能描述:上下轉(zhuǎn)換器 196BGA,-40+85C PROGRAMMABLE QUAD UP CONVERTER RoHS:否 制造商:Texas Instruments 產(chǎn)品:Down Converters 射頻:52 MHz to 78 MHz 中頻:300 MHz LO頻率: 功率增益: P1dB: 工作電源電壓:1.8 V, 3.3 V 工作電源電流:120 mA 最大功率耗散:1 W 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PQFP-128
ISL5217KIZ 制造商:Intersil Corporation 功能描述:UP/DOWN CONV MIXER 2.5V 196BGA - Trays 制造商:Intersil 功能描述:W/ANNEAL 196BGA -40+ 85C PROG CONVER
ISL5239 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Pre-Distortion Linearizer
ISL5239EVAL1 功能描述:EVALUATION BOARD FOR ISL5239 RoHS:是 類別:RF/IF 和 RFID >> RF 評估和開發(fā)套件,板 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 類型:GPS 接收器 頻率:1575MHz 適用于相關(guān)產(chǎn)品:- 已供物品:模塊 其它名稱:SER3796
ISL5239KI 功能描述:音頻 DSP PA LINEARIZER IND TEMP 1 0MM PITCH RoHS:否 制造商:Texas Instruments 工作電源電壓: 電源電流: 工作溫度范圍: 安裝風(fēng)格: 封裝 / 箱體: 封裝:Tube