參數(shù)資料
型號(hào): AFE7222IRGC25
廠商: Texas Instruments
文件頁數(shù): 87/106頁
文件大小: 0K
描述: IC AFE 12BIT 65/130MSPS 64VQFN
標(biāo)準(zhǔn)包裝: 1
位數(shù): 12
通道數(shù): 4
功率(瓦特): 610mW
電壓 - 電源,模擬: 2.85 V ~ 3.6 V
電壓 - 電源,數(shù)字: 1.7 V ~ 1.9 V
封裝/外殼: 64-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 64-VQFN 裸露焊盤(9x9)
包裝: 標(biāo)準(zhǔn)包裝
其它名稱: 296-30067-6
SLOS711B – NOVEMBER 2011 – REVISED MARCH 2012
10 DIGITAL INTERFACE
The digital interface is capable of operating in two distinct modes – interleaved parallel CMOS and
serialized LVDS. The supported maximum speed of operation varies depending upon mode in which
digital interface is operating. AFE722x has constraints on maximum frequencies of ADC_CLK and
DAC_CLK. Using these constraints, a comprehensive table showing maximum frequencies of different
clocks in different interfaces is listed in Table 10-1.
The following table shows the maximum frequency of operation of various clocks of AFE7225 in LVDS
interface mode (set register bit REG_LVDS_TX=’1’ to put DAC in LVDS interface mode, and
MASTER_OVERRIDE_RX=’1’ and REG_LVDS_RX=’1’ to put ADC in LVDS interface mode.)
Table 10-1. Maximum Interface Rates in LVDS Mode
RX PATH
Max ADC
SDR or
Decimation Factor
Wire Mode
Sampling
Max ADC Frame Clock
Max ADC Bit Clock
Max Serial Output Data
DDR
(register bits
(register bit
Clock
(ADC_FCLKOUTP/N)
(ADC_DCLKOUTP/N)
Rate (ADCx_DATA_nP/N)
(register bit
RX_DEC_FIL_EN,
TWOWIRE_RX)
(ADC_CLK(1))
MHz
Mbps, per wire
SDR_RX)
RX_DEC_FIL_EN_SRC)
MHz
1
65
390
780
1-wire
DDR
65
2
32.5
195
390
1
125
375
750
2-wire
DDR
125
2
62.5
187.5
375
1
65
390
2-wire
SDR
65
2
32.5
195
TX PATH
SDR or
Interpolation By
Max DAC
Wire Mode
Max DAC Frame Clock
Max DAC Bit Clock
Max Serial Input Data Rate
DDR
(register bits
Output Clock
(register bit
(DAC_FCLKINP/N)
( DAC_DCLKINP/N)
(ADCx_DATA_nP/N)
(register bit
TX_INT_MODE(1:0),
(DAC_CLK(1))
TWOWIRE_TX)
MHz
Mbps, per wire
SDR_TX)
TX_INT_MODE_SRC)
MHz
1
65
390
780
1-wire
DDR
2
130
65
390
780
4
250
62.5
375
750
1
65
390
2-wire
SDR
2
130
65
390
4
250
62.5
375
1
130
390
780
2-wire
DDR
2
250
125
375
780
4
250
62.5
187.5
375
(1)
ADC_CLK and DAC_CLK are derived from clocks on CLKINP and CLKINN (differential clock, a single-ended clock or two independent
single-ended clocks). See Clocking section for details. For Full-Duplex operation requiring two single-ended clocks, see section Full
Copyright 2011–2012, Texas Instruments Incorporated
DIGITAL INTERFACE
81
Product Folder Link(s): AFE7222 AFE7225
相關(guān)PDF資料
PDF描述
V48C2M50BF CONVERTER MOD DC/DC 2V 50W
VE-J6D-MW-F3 CONVERTER MOD DC/DC 85V 100W
V48C2M50BL3 CONVERTER MOD DC/DC 2V 50W
VE-J6D-MW-F2 CONVERTER MOD DC/DC 85V 100W
B37872K0474K062 CAP CER 0.47UF 25V 10% X7R 1206
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AFE7222IRGCR 功能描述:射頻前端 Dual 12B,65MSPS ADC RoHS:否 制造商:Skyworks Solutions, Inc. 類型: 工作頻率:2.4 GHz, 5 GHz 最大數(shù)據(jù)速率:54 Mbps 噪聲系數(shù): 工作電源電壓:3.3 V 電源電流:180 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-32
AFE7222IRGCT 功能描述:射頻前端 Dual 12B,65MSPS ADC RoHS:否 制造商:Skyworks Solutions, Inc. 類型: 工作頻率:2.4 GHz, 5 GHz 最大數(shù)據(jù)速率:54 Mbps 噪聲系數(shù): 工作電源電壓:3.3 V 電源電流:180 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-32
AFE7225 制造商:TI 制造商全稱:Texas Instruments 功能描述:Analog Front End Wideband Mixed-Signal Transceiver
AFE7225EVM 功能描述:射頻開發(fā)工具 AFE7225 Eval Mod RoHS:否 制造商:Taiyo Yuden 產(chǎn)品:Wireless Modules 類型:Wireless Audio 工具用于評估:WYSAAVDX7 頻率: 工作電源電壓:3.4 V to 5.5 V
AFE7225IRGC25 功能描述:射頻前端 Dual 12B,125MSPS ADC RoHS:否 制造商:Skyworks Solutions, Inc. 類型: 工作頻率:2.4 GHz, 5 GHz 最大數(shù)據(jù)速率:54 Mbps 噪聲系數(shù): 工作電源電壓:3.3 V 電源電流:180 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-32