參數(shù)資料
型號: AD9548/PCBZ
廠商: Analog Devices Inc
文件頁數(shù): 38/112頁
文件大?。?/td> 0K
描述: BOARD EVAL FOR AD9548
產(chǎn)品變化通告: AD9548 Mask Change 20/Oct/2010
設(shè)計資源: AD9548 Schematic
AD9548 BOM
AD9548 Eval Brd Layers
標(biāo)準(zhǔn)包裝: 1
主要目的: 計時,時鐘發(fā)生器
嵌入式:
已用 IC / 零件: AD9548
主要屬性: 62.5 ~ 450 MHz 輸出頻率
次要屬性: SPI 和 I2C 兼容控制端口
已供物品:
Data Sheet
AD9548
Rev. E | Page 31 of 112
The promoted priority parameter allows the user to assign a
higher priority to a reference after it becomes the active
reference. For example, suppose four references have a selection
priority of 3 and a promoted priority of 1, and the remaining
references have a selection priority or 2 and a promoted priority
of 2. Now, assume that one of the Priority 3 references becomes
active because all of the Priority 2 references have failed. Some-
time later, however, a Priority 2 reference becomes valid. The
switchover logic normally attempts to automatically switch over
to the Priority 2 reference because it has higher priority than the
presently active Priority 3 reference. However, because the
Priority 3 reference is active, its promoted priority of 1 is in
effect. This is a higher priority than the newly validated
reference’s priority of 2, so the switchover does not occur. This
mechanism enables the user to give references preferential
treatment while they are selected as the active reference. An
example of promoted vs. nonpromoted priority switching
appears in state diagram form in Figure 36. Figure 37 shows a
block diagram of the interrelationship between the reference
inputs, monitors, validation logic, profile selection, and priority
selection functionality.
A
ACTIVE
B
ACTIVE
C
ACTIVE
A FAULTED
B FAULTED
ALL VALID
INITIAL
STATE
A VALID
B VALID
A VALID
B VALID
INPUT
PRIORITY
PROMOTED
A0
0
B1
0
C2
1
D3
2
PRIORITY TABLE
COMMON
WITHOUT PROMOTION
WITH PROMOTION
080
22
-01
1
Figure 36. Example of Priority Promotion
PROFILE
SELECTION
VALIDATION
LOGIC
PRIORITY
SELECTION
÷R
MONITORS
A/AA
B/BB
C/CC
D/DD
TDC
LOOP
CONTROLLER
……
……
08
02
2-
01
2
Figure 37. Reference Clock Block Diagram
相關(guān)PDF資料
PDF描述
SFSD-15-28-H-10.00-DR-NUX CABLE ASSY SOCKET 30POS 28AWG
H3AAH-2436G IDC CABLE - HSC24H/AE24G/HSC24H
EEU-FR1H181LB CAP ALUM 180UF 50V 20% RADIAL
MAX6174AASA+ IC VREF SERIES PREC 4.096V 8SOIC
GBC13DRXS-S734 CONN EDGECARD 26POS DIP .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9548XCPZ 制造商:Analog Devices 功能描述:
AD9549 制造商:AD 制造商全稱:Analog Devices 功能描述:Dual Input Network Clock Generator/Synchronizer
AD9549/PCBZ 制造商:Analog Devices 功能描述:DUAL INPUT NETWORK CLOCK GEN/SYNCHRONIZER - Bulk
AD9549A/PCBZ 功能描述:BOARD EVALUATION FOR AD9549A RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
AD9549ABCPZ 功能描述:IC CLOCK GEN/SYNCHRONIZR 64LFCSP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 專用 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 類型:時鐘/頻率發(fā)生器,多路復(fù)用器 PLL:是 主要目的:存儲器,RDRAM 輸入:晶體 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:1:2 差分 - 輸入:輸出:無/是 頻率 - 最大:400MHz 電源電壓:3 V ~ 3.6 V 工作溫度:0°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:16-TSSOP(0.173",4.40mm 寬) 供應(yīng)商設(shè)備封裝:16-TSSOP 包裝:Digi-Reel® 其它名稱:296-6719-6