參數(shù)資料
型號: W3H32M64E-533SBC
廠商: MICROSEMI CORP-PMG MICROELECTRONICS
元件分類: DRAM
英文描述: 32M X 64 DDR DRAM, 0.65 ns, PBGA208
封裝: 16 X 20 MM, 1 MM PITCH, PLASTIC, BGA-208
文件頁數(shù): 3/30頁
文件大小: 958K
代理商: W3H32M64E-533SBC
W3H32M64E-XSBX
11
White Electronic Designs Corporation (602) 437-1520 www.whiteedc.com
White Electronic Designs
September 2009
Rev. 11
White Electronic Designs Corp. reserves the right to change products or specications without notice.
CAS LATENCY (CL)
The CAS latency (CL) is dened by bits M4–M6, as shown
in Figure 5. CL is the delay, in clock cycles, between the
registration of a READ command and the availability of
the rst bit of output data. The CL can be set to 3, 4, 5,
or 6 clocks, depending on the speed grade option being
used.
DDR2 SDRAM does not support any half-clock latencies.
Reserved states should not be used as unknown operation
or incompatibility with future versions may result.
DDR2 SDRAM also supports a feature called posted
CAS additive latency (AL). This feature allows the READ
command to be issued prior to tRCD (MIN) by delaying the
internal command to the DDR2 SDRAM by AL clocks.
Examples of CL = 3 and CL = 4 are shown in Figure 6;
both assume AL = 0. If a READ command is registered
at clock edge n, and the CL is m clocks, the data will be
available nominally coincident with clock edge n+m (this
assumes AL = 0).
DOUT
n + 3
DOUT
n + 2
DOUT
n + 1
CK
CK#
COMMAND
DQ
DQS, DQS#
CL = 3 (AL = 0)
READ
Burst length = 4
Posted CAS# additive latency (AL) = 0
Shown with nominal
t AC, tDQSCK, and tDQSQ
T0
T1
T2
DON’T CARE
TRANSITIONING DATA
NOP
DOUT
n
T3
T4
T5
NOP
T6
NOP
DOUT
n + 3
DOUT
n + 2
DOUT
n + 1
CK
CK#
COMMAND
DQ
DQS, DQS#
CL = 4 (AL = 0)
READ
T0
T1
T2
NOP
DOUT
n
T3
T4
T5
NOP
T6
NOP
FIGURE 6 – CAS LATENCY (CL)
相關(guān)PDF資料
PDF描述
W7NCF02GH10ISBJG 128M X 16 FLASH 3.3V PROM CARD, 150 ns, UUC
W7NCF04GH10CSA4BM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF04GH10IS7FM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF04GH10ISA2EM1G FLASH 3.3V PROM MODULE, XMA50
W7NCF04GH10ISA4EM1G FLASH 3.3V PROM MODULE, XMA50
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W3H32M64E-533SBI 制造商:Microsemi Corporation 功能描述:32M X 64 DDR2, 1.8V, 533MHZ, 208PBGA INDUSTRIAL TEMP. - Bulk
W3H32M64E-533SBM 制造商:Microsemi Corporation 功能描述:32M X 64 DDR2, 1.8V, 533MHZ, 208PBGA MIL-TEMP. - Bulk
W3H32M64E-667ES 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:32M x 64 DDR2 SDRAM 208 PBGA Multi-Chip Package
W3H32M64E-667ESC 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:32M x 64 DDR2 SDRAM 208 PBGA Multi-Chip Package
W3H32M64E-667ESI 制造商:WEDC 制造商全稱:White Electronic Designs Corporation 功能描述:32M x 64 DDR2 SDRAM 208 PBGA Multi-Chip Package