參數(shù)資料
型號: TMS20F2810PBKAEP
廠商: Texas Instruments, Inc.
元件分類: 數(shù)字信號處理
英文描述: Digital Signal Processors
中文描述: 數(shù)字信號處理器
文件頁數(shù): 150/159頁
文件大?。?/td> 2084K
代理商: TMS20F2810PBKAEP
Electrical Specifications
148
March 2004 Revised October 2004
SGUS051A
Table 650. McBSP as SPI Master or Slave Timing Requirements (CLKSTP = 10b, CLKXP = 1)
NO.
MASTER
SLAVE
UNIT
MIN
MAX
MIN
MAX
M49
tsu(DRV-CKXH)
th(CKXH-DRV)
tsu(FXL-CKXL)
tc(CKX)
Setup time, DR valid before CLKX high
P10
8P10
ns
M50
Hold time, DR valid after CLKX high
P10
8P10
ns
M51
Setup time, FSX low before CLKX low
8P+10
ns
M52
Cycle time, CLKX
2P
16P
ns
Table 651. McBSP as SPI Master or Slave Switching Characteristics (CLKSTP = 10b, CLKXP = 1)
NO.
PARAMETER
MASTER
SLAVE
UNIT
MIN
MAX
MIN
MAX
M43
th(CKXH-FXL)
td(FXL-CKXL)
Hold time, FSX low after CLKX high
2P
ns
M44
Delay time, FSX low to CLKX low
P
ns
M47
tdis(FXH-DXHZ)
Disable time, DX high impedance following last data bit
from FSX high
6
6P + 6
ns
M48
td(FXL-DXV)
Delay time, FSX low to DX valid
6
4P + 6
ns
2P = 1/CLKG
For all SPI slave modes, CLKX has to be minimum 8 CLKG cycles. Also CLKG should be LSPCLK/2 by setting CLKSM = CLKGDV = 1. With
maximum LSPCLK speed of 75 MHz, CLKX maximum frequency will be LSPCLK/16 , that is 4.5 MHz and P =13.3 ns.
M51
M50
M47
Bit 0
Bit(n-1)
(n-2)
(n-3)
(n-4)
Bit 0
Bit(n-1)
(n-2)
(n-3)
(n-4)
CLKX
FSX
DX
DR
M44
M48
M49
M43
LSB
MSB
M52
Figure 645. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1
相關(guān)PDF資料
PDF描述
TMP20F2810PBKAEP Digital Signal Processors
TMS320F2812PGFMEP Digital Signal Processors
TMS320F2810PGFAEP Digital Signal Processors
TMX20F2810PBKAEP Digital Signal Processors
TMS320LC2404APGA DSP CONTROLLERS
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TMS2114-20NL 制造商:Rochester Electronics LLC 功能描述:- Bulk
TMS2114-45NL 制造商:Rochester Electronics LLC 功能描述:- Bulk
TMS2114L-15NL 制造商:Rochester Electronics LLC 功能描述:- Bulk
TMS2114L-20NL 制造商:Rochester Electronics LLC 功能描述:- Bulk
TMS2114L-25NL 制造商:Rochester Electronics LLC 功能描述:- Bulk