
I-12
EPSON
S1C88348/317/316/308 TECHNICAL HARDWARE
1 INTRODUCTION
Table 1.4.4 S1C88308 pin description
Pin No.
VDD
VSS
VD1
VC1–VC5
CA–CE
OSC1
OSC2
OSC3
OSC4
MCU/MPU
K00–K07
K10/EVIN
R00–R07/A0–A7
R10–R17/A8–A15
R20–R22/A16–A18
R23/RD
R24/WR
R25/CL
R26/FR
R27/TOUT
R30–R33/CE0–CE3
R34/FOUT
R50/BZ
P00–P07/D0–D7
P10/SIN
P11/SOUT
P12/SCLK
P13/SRDY
P14/CMPP0
P15/CMPM0
P16/CMPP1
P17/CMPM1
COM0–COM15
COM16–COM31
/SEG56–SEG41
SEG0–SEG40
RESET
TEST
*
Pin name
In/out
Function
79
80
78
75–71
70–66
81
82
76
77
85
88–95
87
114–119, 122, 123
124–131
132–134
135
136
137
138
139
140, 142–144
145
146
104–111
103
102
101
100
99
98
97
96
65–62, 60–49
48–42, 39–31
147–159,
2–20, 22–30
84
83
–
O
–
I
O
I
O
I
O
I/O
O
I
Power supply (+) terminal
Power supply (GND) terminal
Regulated voltage output terminal for oscillators
LCD drive voltage output terminals
Booster capacitor connection terminals for LCD
OSC1 oscillation input terminal
(select crystal oscillation/CR oscillation/external clock input with mask option)
OSC1 oscillation output terminal
OSC3 oscillation input terminal
(select crystal/ceramic/CR oscillation/external clock input with mask option)
OSC3 oscillation output terminal
Terminal for setting MCU or MPU modes
Input terminals (K00–K07)
Input terminal (K10) or event counter external clock input terminal (EVIN)
Output terminals (R00–R07) or address bus (A0–A7)
Output terminals (R10–R17) or address bus (A8–A15)
Output terminals (R20–R22) or address bus (A16–A18)
Output terminal (R23) or read signal output terminal (RD)
Output terminal (R24) or write signal output terminal (WR)
Output terminal (R25) or LCD synchronous signal output terminal (CL)
Output terminal (R26) or LCD frame signal output terminal (FR)
Output terminal (R27)
or programmable timer underflow signal output terminal (TOUT)
Output terminals (R30–R33) or chip enable output terminals (CE0–CE3)
Output terminal (R34) or clock output terminal (FOUT)
Output terminal (R50) or buzzer output terminal (BZ)
I/O terminals (P00–P07) or data bus (D0–D7)
I/O terminal (P10) or serial I/F data input terminal (SIN)
I/O terminal (P11) or serial I/F data output terminal (SOUT)
I/O terminal (P12) or serial I/F clock I/O terminal (SCLK)
I/O terminal (P13) or serial I/F ready signal output terminal (SRDY)
I/O terminal (P14) or comparator 0 non-inverted input terminal
I/O terminal (P15) or comparator 0 inverted input terminal
I/O terminal (P16) or comparator 1 non-inverted input terminal
I/O terminal (P17) or comparator 1 inverted input terminal
LCD common output terminals
LCD common output terminals (when 1/32 duty is selected)
or LCD segment output terminal (when 1/16 or 1/8 duty is selected)
LCD segment output terminals
Initial reset input terminal
Test input terminal
*
TEST is the terminal used for shipping inspection of the IC. For normal operation be sure it is connected to VDD.